# A Temperature-Dependent Model for Threshold Voltage and Potential Distribution of Fully Depleted SOI MOSFETs\*

Tang Junxiong, Tang Minghua<sup>†</sup>, Yang Feng, Zhang Junjie, Zhou Yichun, and Zheng Xuejun

(Key Laboratory of Low Dimensional Materials & Application Technology of the Ministry of Education, Faculty of Material & Optoelectronic Physics, Xiangtan University, Xiangtan 411105, China)

Abstract: A temperature-dependent model for threshold voltage and potential distribution of fully depleted silicon-oninsulator metal-oxide-semiconductor field-effect transistors is developed. The two-dimensional potential distribution function in the silicon thin film based on an approximate parabolic function has been applied to solve the two-dimensional Poisson's equation with suitable boundary conditions. The minimum of the surface potential is used to deduce the threshold voltage model. The model reveals the variations of potential distribution and threshold voltage with temperature.taking into account short-channel effects. Furthermore, the model is verified by the SILVACO ATLAS simulation. The calculations and the simulation agree well.

Key words: fully depleted silicon-on-insulator MOSFETs; potential; threshold voltage EEACC: 2560; 2560R CLC number: TN386 Document code: A Article ID: 0253-4177(2008)01-0045-05

## **1** Introduction

Fully depleted (FD) silicon-on-insulator (SOI) metal-oxide-semiconductor field-effect transistors (MOSFETs) have become very attractive due to their superior immunity to short-channel effects (SCEs)<sup>[1]</sup>, ideal subthreshold characteristics<sup>[2]</sup>, and kink effect immunity<sup>[3]</sup>. There have been many related reports on the modeling of this device. Hou et al.<sup>[4]</sup> reported a model for the two-dimensional (2D) potential distribution function of SOI-MOSFETs by using the Green function technique. Chiang et al.<sup>[5]</sup> solved the 2D Poisson's equation through the superposition technique. Despite the accuracy of these models, they involve infinite series, which increase the mathematical complexity. Young's model has proposed the parabolic function distribution of potential in the silicon thin film. Subsequently, many improved models for FDSOI MOSFTs have been developed based on Young's assumption<sup>[6]</sup>. However, none of these models includes temperature influence. SOI devices are ideal high-temperature electronic devices, which have extensive applications in the military, for automobiles, and in nuclear industries, where operating in a high temperature environment is common<sup>[2,7]</sup>. In this paper, a model of potential distribution and threshold voltage for FDSOI MOSFETs over a wide temperature range from 300 to 600K is proposed. The parabolic function distribution of potential in the silicon thin film is adopted. The potential distribution at the front oxide/silicon thin film layer interface has been obtained by solving 2D Poisson's equation with suitable boundary conditions. Moreover, the threshold voltage model can be derived according to the minimum of the front surface potential distribution, taking into account of short-channel effects. The results of this analytical model are found to be in good agreement with the simulation results obtained by SILVACO ATLAS simulation software.

### 2 Analytical model and simulation

### 2.1 Potential distribution analysis

The schematic structure of an FDSOI nMOSFET is shown in Fig. 1. The silicon thin film under the front gate oxide is completely depleted. The two-dimensional potential distribution  $\psi(x, y, T)$  in this fully depleted silicon film can be obtained by solving the 2D Poisson's equation. Assuming that the impurity doping density is uniform in the channel region, the

<sup>\*</sup> Project supported by the National Natural Science Foundation of China (Nos.50531060,10572124,10472099), the National Science Found for Distinguished Young Scholars of China (No.10525211), the Key Project of Scientific and Technological Department of Hunan Province (No. 05FJ2005), and the Open Project Program of Low Dimensional Materials & Application Technology (Xiangtan University) of the Ministry of Education of China (No.KF0602)

<sup>†</sup> Corresponding author. Email. mhtang@xtu. edu. cn Received 21 May 2007

(1)



Fig.1 Cross-sectional schematic of an SOI device

two-dimensional Poisson's equation, including the temperature factor, can be expressed as

$$\frac{\partial^2 \psi(x, y, T)}{\partial x^2} + \frac{\partial^2 \psi(x, y, T)}{\partial y^2} = \frac{qN_a}{\epsilon_{\rm Si}},$$
$$0 \leqslant x \leqslant T_{\rm Si}, 0 \leqslant y \leqslant L$$

where T is the absolute temperature,  $N_a$  is the doping concentration in silicon thin film, q is the electron charge,  $\epsilon_{si}$  is the permittivity of silicon thin film,  $T_{si}$  is the thickness of the silicon thin film, and L is the channel length. The potential distribution in the silicon thin film can be approximated by a parabolic function:

$$\psi(x, y, T) = a_0(y, T) + a_1(y, T)x + a_2(y, T)x^2$$
(2)

where  $a_0(y, T)$ ,  $a_1(y, T)$ , and  $a_2(y, T)$  are the functions of y and T, which may be determined by using the following boundary conditions:

$$\psi(x, y, T) \mid_{x=0} = \psi_{\mathbf{f}}(y, T) \tag{3}$$

$$\psi(x, y, T) \mid_{x = T_{\mathrm{Si}}} = \psi_{\mathrm{b}}(y, T) \tag{4}$$

$$\frac{\partial \psi(x, y, T)}{\partial x} \mid_{x=0} = \frac{\varepsilon_{\text{OX}}}{\varepsilon_{\text{Si}}} \times \frac{\psi_{\text{f}}(y, T) - V_{\text{gfeff}}(T)}{T_{\text{fox}}}$$
(5)

$$\frac{\partial \psi(x, y, T)}{\partial x} \mid_{x = T_{\text{Si}}} = \frac{\varepsilon_{\text{OX}}}{\varepsilon_{\text{Si}}} \times \frac{\psi_{\text{gbeff}}(T) - \psi_{\text{b}}(y, T)}{T_{\text{box}}}$$
(6)

where  $\psi_{\rm f}(y,T)$  and  $\psi_{\rm b}(y,T)$  are the potential distribution function at the front interface between the gate oxide and the silicon thin film and the potential distribution function at the back interface between the silicon thin film and buried oxide layer, respectively.  $\varepsilon_{\rm OX}$  is the permittivity of the gate oxide, and  $T_{\rm fox}$  and  $T_{\rm box}$  are the thickness of the front gate and back gate, respectively.  $V_{\rm gfeff}(T)$  and  $V_{\rm gbeff}(T)$ 

are the effective bias voltage of the front gate and back gate, respectively, which is given by

$$V_{\text{gfeff}}(T) = V_{\text{g}} - V_{\text{FBf}}(T) \tag{7}$$

$$V_{\text{gbeff}}(T) = V_{\text{SUB}} - V_{\text{FBb}}(T) \tag{8}$$

where  $V_g$  is the front gate bias voltage, and  $V_{SUB}$  is the bias voltage of substrate silicon.  $V_{FBf}(T)$  and  $V_{FBb}(T)$  are the flat-band voltages for the front gate oxide and the buried oxide, respectively, which can be given by

$$V_{\rm FBf}(T) = \phi'_{\rm M} - \left(\chi' + \frac{E_{\rm g}(T)}{2q} + \phi_{\rm f}(T)\right) + \eta \quad (9)$$

$$V_{\rm FBb}(T) = \frac{kT}{q} \ln\left(\frac{N_{\rm SUB}}{N_{\rm a}}\right) \tag{10}$$

where  $\phi'_{\rm M}$  is the modified metal work function,  $\chi'$  is the modified electron affinity, k is the Boltzmann constant,  $N_{\rm SUB}$  is the doping concentration of the silicon substrate, and  $\eta$  is a fitting parameter.  $E_{\rm g}(T)$  is the band gap energy dependent on the temperature, which is given by<sup>[8]</sup>

$$E_{g}(T) = 1.08 + 4.73 \times 10^{-4} \times \left(\frac{300^{2}}{300 + 636} - \frac{T^{2}}{T + 636}\right)$$
(11)

 $\phi_f(T)$  is the Fermi potential of the silicon thin film, which is given by

$$\phi_{\rm f}(T) = \frac{kT}{q} \ln\left(\frac{N_{\rm a}}{n_{\rm i}(T)}\right) \tag{12}$$

where  $n_i(T)$  is the intrinsic concentration depending on temperature, which is given by<sup>[8]</sup>

$$n_{i}(T) = \sqrt{N_{c}(T)N_{v}(T)}\exp\left[-\frac{E_{g}(T)}{2kT}\right]$$
(13)

where  $N_{\rm C}(T)$  and  $N_{\rm V}(T)$  are the effective density of states for electrons and holes, which are given by

$$N_{\rm C}(T) = \left(\frac{T}{300}\right)^{1.5} {\rm NC}300 \tag{14}$$

$$N_{\mathbf{v}}(T) = \left(\frac{T}{300}\right)^{1.5} \mathbf{NV}300 \tag{15}$$

where NC300 and NV300 are 2.8  $\times$  10<sup>19</sup> and 1.04  $\times$  10<sup>19</sup> cm<sup>-3</sup>, respectively.

Using Eqs. (3)  $\sim$  (6) as boundary conditions in Eq. (2),  $a_0(y, T)$ ,  $a_1(y, T)$ , and  $a_2(y, T)$  can be determined by

$$a_{0}(y,T) = \phi_{\rm f}(y,T)$$
 (16)

$$a_{1}(y,T) = \frac{\varepsilon_{\text{OX}}}{\varepsilon_{\text{Si}}} \times \frac{\psi_{\text{f}}(y,T) - V_{\text{gfeff}}(T)}{T_{\text{fox}}} \quad (17)$$

$$a_{2}(y,T) = \frac{(C_{\text{fox}}/C_{\text{Si}} + C_{\text{fox}}/C_{\text{box}})V_{\text{gfeff}}(T) + V_{\text{gbeff}}(T) - (1 + C_{\text{fox}}/C_{\text{Si}} + C_{\text{fox}}/C_{\text{box}})\psi_{\text{f}}(y,T)}{T_{\text{Si}}^{2}(1 + 2C_{\text{Si}}/C_{\text{box}})}$$
(18)

where  $C_{\text{fox}}$ ,  $C_{\text{Si}}$ , and  $C_{\text{box}}$  represent the capacitances of the front gate oxide, the silicon thin film, and the bur-

ied oxide are given, respectively, by  $\frac{\varepsilon_{\text{OX}}}{T_{\text{fox}}}, \frac{\varepsilon_{\text{Si}}}{T_{\text{Si}}}, \frac{\varepsilon_{\text{OX}}}{T_{\text{box}}}.$ 

Substituting Eqs. (16) and (17) into Eq. (2), the 2D potential distribution function  $\psi(x, y, T)$  can be expressed in terms of the front surface potential dis-

tribution function  $\psi_{f}(y, T)$ . The front surface potential function may be derived by solving the 2D Poisson's equation:

$$\frac{\mathrm{d}^2\psi_{\mathrm{f}}(y,T)}{\mathrm{d}y^2} - \alpha_{\mathrm{f}}\psi_{\mathrm{f}}(y,T) = \beta_{\mathrm{f}}(T) \qquad (19)$$

$$\alpha_{\rm f} = \frac{2(1 + C_{\rm fox}/C_{\rm si} + C_{\rm fox}/C_{\rm box})}{T_{\rm si}^2(1 + 2C_{\rm si}/C_{\rm box})\gamma}$$
(20)



Fig. 2 Simulated and calculated front surface potential along channel at different temperatures ( $T_{si} = 40$ nm)

$$\beta_{\rm f}(T) = \left[\frac{qN_{\rm a}}{\epsilon_{\rm Si}} - 2 \frac{(C_{\rm fox}/C_{\rm Si} + C_{\rm fox}/C_{\rm box})V_{\rm gfeff}(T) + V_{\rm gbeff}(T)}{T_{\rm Si}^2(1 + 2C_{\rm Si}/C_{\rm box})}\right]/\gamma$$
(21)

where  $\gamma$  is given by

$$\gamma = 1 + \frac{2}{3} \left[ T_{\text{box}}^2 \left( \frac{C_{\text{fox}} + 2C_{\text{Si}}}{C_{\text{box}} + 2C_{\text{Si}}} \right) \right] / \left[ T_{\text{Si}}^2 (1 + 2C_{\text{Si}} / C_{\text{box}}) \right]$$
(22)

Differential equation (19) can be solved by using the following boundary conditions:

$$\psi_{\rm f}(0,T) = \phi_{\rm bi}(T) \tag{23}$$

$$\psi_{\rm f}(L,T) = V_{\rm ds} + \phi_{\rm bi}(T)$$
 (24)

where  $\phi_{bi}(T)$  is the built-in potential across the bodysource junction, which is given by

$$\phi_{\rm bi}(T) = \frac{kT}{q} \ln\left(\frac{N_{\rm a}N_{\rm ds}}{n_{\rm i}^2(T)}\right) \tag{25}$$

where  $N_{ds}$  is the doping concentration of the drain and source. Therefore, the front surface potential  $\phi_{\rm f}(y,T)$  can be derived by

$$\psi_{f}(y,T) = -\frac{\beta_{f}(T)}{\alpha_{f}} + \frac{\phi_{bi}(T) + V_{ds} + \beta_{f}(T)/\alpha_{f} - \left[\phi_{bi}(T) + \beta_{f}(T)/\alpha_{f}\right]\exp(-\sqrt{\alpha_{f}}L)}{2\mathrm{sh}(\sqrt{\alpha_{f}}L)}\exp\left[-\sqrt{\alpha_{f}}(L-y)\right] + \frac{2\left[\phi_{bi}(T) + \beta_{f}(T)/\alpha_{f}\right]\operatorname{sh}(\sqrt{\alpha_{f}}L) - \phi_{bi}(T) - V_{ds} - \beta_{f}(T)/\alpha_{f} + (\phi_{bi}(T) + \beta_{f}(T)/\alpha_{f})\exp(-\sqrt{\alpha_{f}}L)}{2\mathrm{sh}(\sqrt{\alpha_{f}}L)}$$
(26)

Figure 2 illustrates the front surface potential distribution along the channel length at different temperatures at a small drain voltage bias (0.1V). The front surface potentials increase with temperature at the same position in the channel region because, when the temperature increases, the intrinsic concentration increases and the Fermi potential decreases<sup>[9]</sup>.

Figure 3 shows the front surface potential distribution along the channel length with different gate lengths. The difference in potential minimum is clear. The devices with short channel length have higher potential minimums compared to devices with long channel length. We ascribe this difference to the short-channel effects in small devices<sup>[10]</sup>. As the drain bias voltage increases, the front surface potential minimum also increases owing to drain-induced barrier lowering (DIBL).



Fig. 3 Simulated and calculated front surface potential along channel with different channel lengths, at different drain bias voltages ( $T_{si} = 40$  nm)

#### 2.2 Threshold voltage model

Threshold voltage is an important parameter in devices. Several models for threshold voltage have been proposed<sup>[11~13]</sup>. Veeraraghavan *et al*.<sup>[11]</sup> formulated a charge sharing model predicting an  $L^{-1}$  threshold voltage dependence. However, this model assumes a constant surface potential. Guo *et al*.<sup>[12]</sup> developed the threshold voltage model by solving the two-dimensional (2D) Poisson's equation with complicated mathematical operations. In this work, a simple analytical model for threshold voltage is derived based on the approach suggested by Young's model, which takes the temperature factor into account.

Threshold voltage is defined as the gate voltage where the minimum surface potential is  $2\phi_f$ . The minimum surface potential can be obtained by solving the equation  $\frac{d\phi_f(y,T)}{dy} = 0$ . The minimum surface potential can be obtained by

$$\psi_{\text{f,min}}(T) = -\frac{\beta_{\text{f}}(T)}{\alpha_{\text{f}}} + 2\left\{\left[\phi_{\text{bi}}(T) + \frac{\beta_{\text{f}}(T)}{\alpha_{\text{f}}} - (\phi_{\text{bi}}(T) + V_{\text{ds}} + \frac{\beta_{\text{f}}(T)}{\alpha_{\text{f}}}\right] \times \exp(-\sqrt{\alpha_{\text{f}}}L)\right] \times \left[\phi_{\text{bi}}(T) + V_{\text{ds}} + \frac{\beta_{\text{f}}(T)}{\alpha_{\text{f}}} - (\phi_{\text{bi}}(T) + \frac{\beta_{\text{f}}(T)}{\alpha_{\text{f}}}) \times \exp(-\sqrt{\alpha_{\text{f}}}L)\right]\right\}^{\frac{1}{2}} \times \frac{\exp(-\sqrt{\alpha_{\text{f}}}L/2)}{1 - \exp(-2\sqrt{\alpha_{\text{f}}}L)}$$
(27)

Therefore, the threshold voltage of devices with long channel length can be obtained, in which the second term of Eq. (27) is omitted:



Fig. 4 Threshold voltage versus gate length at different temperatures with  $T_{si} = 40$  nm



Fig. 6 Threshold voltage difference  $\Delta V_{\rm T}$  between the long channel  $(2\mu m)$  and the short channel  $(0.1\mu m)$  at different temperatures, for different thicknesses of silicon film

$$\frac{\beta_{\rm f}(T)}{\alpha_{\rm f}} = 2\phi_{\rm f}(T) \tag{29}$$

$$V_{\text{thL}}(T) = \frac{qN_{a}T_{\text{Si}}^{2}(1+2C_{\text{Si}}/C_{b}) - 2\epsilon_{\text{Si}}V_{\text{gbeff}}(T) + 4\phi_{\text{f}}(T)\epsilon_{\text{Si}}(1+C_{\text{f}}/C_{\text{Si}} + C_{\text{f}}/C_{b})}{2\epsilon_{\text{Si}}(C_{\text{f}}/C_{\text{Si}} + C_{\text{f}}/C_{b})} + V_{\text{FBf}}(T)$$
(30)

On the other hand, for the devices with short channel length, the second term of Eq. (27) cannot be omitted, so the following approximation is used:  $\exp(-\sqrt{\alpha_f}L)\ll 1$ . The threshold voltage can be solved by using a Newton iteration. Figures 4 and 5 display the threshold voltage versus channel length at different temperatures, with  $T_{si} = 40$ nm and  $T_{si} = 100$ nm, respectively. The threshold voltage decreases as the temperature increases because the minimum surface potential increases as the temperature increases, as illustrated in Fig. 2.

Figure 6 shows the threshold voltage difference  $\Delta V_{\rm T}$  between the long channel  $(2\mu {\rm m})$  and the short channel  $(0.1\mu{\rm m})$  at different temperatures. The short-channel effects are suppressed when the temperature increases if the silicon film is thick  $(T_{\rm si} = 100 {\rm nm})$ . Otherwise, when the silicon film is completely depleted  $(T_{\rm si} = 40 {\rm nm} \text{ and } T_{\rm si} = 20 {\rm nm})$ , the short-channel effects become severe as the temperature increases. This is because the ratio of the charge controlled by the gate increases as the temperature increases for thick silicon film devices, while it is re-



Fig. 5 Threshold voltage versus gate length at different temperatures with  $T_{si} = 100$  nm

duced for thin silicon film devices.

Figure 7 displays the simulated threshold voltage versus temperature for different thickness of the silicon film. The threshold voltage decreases as the temperature increases. The sensitivity of the threshold voltage to temperature decreases for thinner silicon film, due to the better coupling between the front gate and the back gate.

### 3 Conclusions

Analytical models for the front surface potential distribution and the threshold voltage for SOI MOS-FETs have been presented in this paper. These models include the temperature influence. The analytical models are verified by the simulation software SIL-VACO TCAD. Good agreement is obtained between the model and the simulation. To the best of our knowledge, other related models proposed in the literature have not considered the temperature factor and involve too many fitting parameters. This model is predictive for the design of SOI devices at different temperatures.



Fig. 7 Simulated variations of threshold voltage with temperature, for different thicknesses of silicon film

l

#### References

- [1] Imam M A, Osman M A, Osman A A. Threshold voltage model for deep-submicron fully depleted SOI MOSFETs with back gate substrate induced surface potential effects. Microelectronics Reliability, 1999, 39:487
- [2] Rudenko T, Kilchytska V, Colinge J P, et al. On the high-temperature subthreshold slope of thin-film SOI MOSFETs. IEEE Electron Device Lett, 2002, 23(3):148
- [3] Chan M, Su P, Wan H, et al. Modeling the floating-body effects of fully depleted, partially depleted, and body-grounded SOI MOS-FETs. Solid-State Electron, 2004, 48:969
- [4] Hou C S, Wu C Y.2-D analytical model for the threshold voltage of fully depleted short gate-length Si-SOI MESFETs. IEEE Trans Electron Devices, 1995, 42:2156
- [5] Chiang T K, Wang Y H, Houng M P. Modeling of threshold voltage and subthreshold swing of short channel SOI MEFET's. Solid-State Electron, 1999, 43:123
- [6] Young K K. Short-channel effect in fully depleted SOI MOS-

FETs. IEEE Trans Electron Devices, 1989, 36: 399

- Goel A K, Tan T H. High temperature and self-heating effects in fully depleted SOI MOSFETs. Microelectronics Journal, 2006, 37: 963
- [8] ATLAS user's manual. SILVACO International, 2006
- [9] Jin W, Chan P, Lau J. A physical thermal noise model for SOI MOSFET. IEEE Trans Electron Devices, 2000, 47:768
- [10] Tsuchiya T, Sato Y, Tomizawa M. Three mechanisms determining short-channel effects in fully-depleted SOI MOSFET's. IEEE Trans Electron Devices, 1998, 45:1116
- [11] Veeraraghavan S, Fossum J G. A physical short-channel model for the thin-film SOI MOSFET applicable to device and circuit CAD. IEEE Trans Electron Devices, 1988, 35:1866
- [12] Guo J Y, Wu C Y. A new 2D analytical threshold-voltage model for fully depleted short-channel SOI MOSFET's. IEEE Trans Electron Devices, 1993, 40, 1653
- [13] Imam M A, Osman M A, Nintunze N. Modeling the threshold voltage of short-channel silicon-on-insulator MOSFET's. Electron Lett, 1993, 29:474

# 全耗尽 SOI MOSFETs 阈值电压和电势分布的温度模型\*

唐俊雄 唐明华 杨 锋 张俊杰 周益春 郑学军

(湘潭大学材料与光电物理学院低维材料及应用技术教育部重点实验室,湘潭 411105)

摘要:提出了一个全耗尽 SOI MOSFETs 器件阈值电压和电势分布的温度模型.基于近似的抛物线电势分布模型,利用适当的边界条件对二维的泊松方程进行求解.同时利用阈值电压的定义得到了阈值电压的模型.该温度模型详细地研究了电势分布和阈值电压跟 温度之间的变化关系,同时还近似地探讨了短沟道效应.为了进一步验证模型的正确性,利用 SILVACO ATAS 软件进行了相应的模拟.结果表明,模型计算与软件模拟吻合较好.

关键词:全耗尽 SOI MOSFETs;电势;阈值电压
EEACC: 2560; 2560R
中图分类号: TN386 文献标识码: A 文章编号: 0253-4177(2008)01-0045-05

<sup>\*</sup> 国家自然科学基金(批准号:50531060,10572124,10472099),国家杰出青年基金(批准号:10525211),湖南省科技厅重点项目(批准号:05FJ2005)及教 育部湘潭大学低维材料及其应用技术开放基金(批准号:KF0602)资助项目