# GaN MOS-HEMT Using Ultrathin Al<sub>2</sub>O<sub>3</sub> Dielectric with $f_{\text{max}}$ of 30. 8GHz<sup>\*</sup>

Hao Yue<sup>†</sup>, Yue Yuanzheng, Feng Qian, Zhang Jincheng, Ma Xiaohua, and Ni Jinyu

(Key Laboratory of Wide Band-Gap Semiconductor Materials and Devices, Xidian University, Xi'an 710071, China)

Abstract: We report on a GaN metal-oxide-semiconductor high electron mobility transistor (MOS-HEMT) using atomic-layer deposited (ALD)  $Al_2O_3$  as the gate dielectric. Through decreasing the thickness of the gate oxide to 3. 5nm, a device with maximum transconductance of 130mS/mm is produced. The drain current of this  $1\mu$ m gate-length MOS-HEMT can reach 720mA/mm at +3. 0V gate bias. The unity current gain cutoff frequency and maximum frequency of oscillation are obtained as 10. 1 and 30. 8GHz, respectively.

 Key words:
 AlGaN/GaN;
 MOS-HEMT;
 ultrathin
 Al<sub>2</sub>O<sub>3</sub>

 EEACC:
 2560
 PACC:
 7360

 CLC number:
 TN386
 Document code:
 A
 Article ID:
 0253-4177(2007)11-1674-05

## **1** Introduction

One of the major factors that limit the performance and reliability of AlGaN/GaN HEMT for high-power radio-frequency (RF) and high temperature applications is their high gate leakage due to the surface defects and finite barrier height<sup>[1]</sup>. The high gate leakage directly impacts the drain breakdown voltage, RF performance, and noise figure of the device. In the past, several groups attempted to suppress the gate leakage by using the metal-insulator-semiconductor fieldeffect-transistor (MISFET)<sup>[2,3]</sup> or metal-oxidesemiconductor field-effect-transistor (MOS-FET)<sup>[4]</sup> approaches. However, these insulated gate devices were not superior in many respects to the state-of-the-art AlGaN/GaN HEMTs. More recently, significant progress has been made on metal-insulator-semiconductor high electron mobility transistors (MIS-HEMT) and metal-oxide-semiconductor high electron mobility transistors (MOS-HEMT) using  $SiO_2^{[5\sim9]}$ ,  $Si_3N_4^{[10,11]}$ ,  $Al_2O_3^{[12]}$  (formed by electron cyclotron resonance plasma oxidation of Al), and other oxides<sup>[13,14]</sup>.

In this work, we report on the fabrication and characterization of AlGaN/GaN MOS-HEMT with atomic-layer-deposited  $Al_2O_3$  as the gate die-

lectric. Similar to  $SiO_2$ ,  $Si_3N_4$ , and  $Sc_2O_3^{[14]}$ ,  $Al_2O_3$ as a gate dielectric can significantly reduce the gate leakage, which allows for application of high positive gate voltage to further increase the sheet electron density in the 2D channel. It also offers the additional benefits of a wide band gap (9eV), high dielectric constant ( $\kappa \approx 10$ ), high breakdown field  $(5 \sim 10 \text{MV/cm})$ , thermal stability (amorphous up to at least 1000°C), and chemical stability when compared to AlGaN. Atomic layer deposition (ALD) is a surface controlled layer-by-layer process for the deposition of thin films with atomic layer accuracy. Each atomic layer formed in the sequential process is a result of saturated surface controlled chemical reactions. The quality of this ALD  $Al_2O_3$  is much higher than those deposited by other methods. The ALD equipment for  $Al_2O_3$ has demonstrated low defect density, high uniformity, and nanometer scalability.

## 2 Device structure and fabricating process

In Fig. 1, the device structure of the fabricated ALD  $Al_2O_3/AlGaN/GaN$  MOS-HEMT is presented. It was grown by metal-organic chemical vapor deposition and consisted of a 40nm un-

<sup>\*</sup> Project supported by the State Key Development Program for Basic Research of China (No.51327020301)

<sup>†</sup> Corresponding author. Email: yhao@xidian.edu.cn

Received 23 May 2007, revised manuscript received 2 July 2007



Fig. 1 Schematic view of an AlGaN/GaN MOS-HEMT with ALD-grown Al<sub>2</sub>O<sub>3</sub> as gate dielectric

doped AlN buffer layer, a 1µm undoped GaN layer, and a 25nm n-Al<sub>0.3</sub> Ga<sub>0.7</sub> N barrier layer (2  $\times$  $10^{18} \text{ cm}^{-3}$ ) on a 50mm sapphire substrate. The room temperature Hall mobility  $1150 \text{ cm}^2/(\text{V} \cdot \text{s})$ and sheet carrier concentration  $1.2 \times 10^{13}$  cm<sup>-2</sup> were measured. A mesa isolation process with a BCl<sub>3</sub> plasma reactive ion etching was used for device isolation. The source-drain ohmic contacts were formed with a Ti (30nm)/Al (180nm)/Ni (55nm)/Au(45nm) structure. These contacts were annealed at 830°C for 60s using rapid thermal anneal in nitrogen atmosphere. A 3. 5nm Al<sub>2</sub>O<sub>3</sub> layer was deposited on half of the wafer at 300°C. Using Ni/Au (20nm/200nm) for the gate electrode fabrication, two kinds of devices were then fabricated on the same wafer. The first were MOS-HEMTs with the gate metal on top of the  $Al_2O_3$  layer and the second were HEMTs with the gate metal directly on the AlGaN barrier layer. The gate lengths  $(L_g)$  are  $1\mu m$  with a gate width  $(W_g)$  of 120µm. The source-to-gate and gate-to-drain spaces are both  $2\mu$ m.

#### **3** DC and microwave performances

Figure 2 shows the *C*-*V* characteristics at 1MHz of gate capacitors with both the MOS-HEMT and HEMT structures. A round test pattern with the area of  $A = \pi \times 63 \mu \text{m} \times 63 \mu \text{m}$  was used for the *C*-*V* measurements. Using the MOS-HEMT capacitance measurement, we estimate the upper limit on surface charge density in Al<sub>2</sub>O<sub>3</sub> layer to be  $n_s = 5 \times 10^{11} \text{ cm}^{-2[15]}$ . This charge density is two orders of magnitude less than the sheet carrier density in the 2D channel of the MOS-



Fig. 2 Measured C-V characteristics of GaN MOS-HEMT and HEM

HEMT, thereby indicating a high quality for the  $Al_2O_3/AlGaN$  interface. However, the interface state density is several orders of magnitude higher than that of the Si MOSFETs at the nearly perfect SiO<sub>2</sub>/Si interface. For the GaN MOS-HEMT structure, a threshold voltage shift  $\Delta V_{\text{th}} = 0.5 \text{V}$  is shown in Fig. 2. This threshold voltage shift can be attributed to the larger distance between the gate and the channel or the interface states, which partially screen the electric field from the gate electrode, preventing it from reaching the channel. The solution is to replace Al<sub>2</sub>O<sub>3</sub> gate oxides with a material having higher permittivity. Highk insulators can be grown physically thicker for the same (or thinner) equivalent electrical oxide thickness (EOT), thus offering significant gate leakage reduction. On the other hand, the surface pretreatment is required to improve the interface properties before the deposition of Al<sub>2</sub>O<sub>3</sub> on Al-GaN. The Al<sub>2</sub>O<sub>3</sub> thickness  $d_{OX}$  is estimated from the following equations:

$$\frac{1}{C_{\text{MOS-HEMT}}} = \frac{1}{C_{\text{OX}}} + \frac{1}{C_{\text{HEMT}}} \tag{1}$$

$$C_{\rm OX} = \varepsilon_0 \varepsilon_{\rm OX} A / d_{\rm OX} \tag{2}$$

$$A = \pi \times 63 \times 63(\mu m^2) \tag{3}$$

where  $C_{\text{MOS-HEMT}} = 39.9\text{pF}$  is the zero-bias capacitance of the MOS-HEMT,  $C_{\text{HEMT}} = 43.6\text{pF}$  is the zero-bias capacitance of the HEMT,  $\varepsilon_0$  is the vacuum permittivity,  $\varepsilon_{\text{OX}}$  is the dielectric constant of ALD Al<sub>2</sub>O<sub>3</sub>, and A is the capacitor area. The calculated oxide thickness of 2.4nm is less than the design value of 3.5nm. That is probably due to the chemical cleaning of the Al<sub>2</sub>O<sub>3</sub> surface before the gate metal deposition.

In Fig. 3, the gate leakage current of the MOS-HEMT is generally lower than that of the



Fig. 3 Gate leakage current for the MOS-HEMT and the HEMT

HEMT. Specifically, under a negative gate bias  $V_{\rm gs} = -20$  V, the gate leakage current of the MOS-HEMT is approximately two orders of magnitude lower than that of the HEMT with similar gate dimensions. Figure 4 shows that the I-V characteristics of the AlGaN/GaN MOS-HEMT with a gate length  $L_g$  of  $1\mu$ m and a gate width  $W_g$  of  $120\mu$ m are well behaved over a drain bias  $V_{\rm ds}$  of  $0 \sim 10 {\rm V}$ and a gate bias  $V_{gs}$  of  $-5 \sim 3V$ . The pinch-off voltage is consistently - 5V. The drain current density of the HEMT with the same dimensions, which is not shown here, is limited to 640mA/mm at  $V_{gs} = 1$ V because the  $V_{gs}$  cannot be biased at a more positive voltage due to the large gate leakage current. By contrast, the drain current density of the MOS-HEMT is 720mA/mm at a high positive gate voltage of  $V_{gs} = 3V$ . The combination of higher breakdown voltage and higher drain current imply that the output power of the MOS-HEMT can be much higher than that of the



Fig. 4 Measured *I-V* characteristics of the MOS-HEMT



Fig. 5 DC transfer characteristics of  $1.0\mu m \times 120\mu m$ AlGaN/GaN MOS-HEMT on sapphire substrate at a drain bias of 7V

HEMT. Using  $I_{ds}/W_g = en_s v_{sat}$  and a saturated  $v_{sat} = 5 \times 10^6 \text{ cm/s}$ , we estimate the maximum sheet carrier density to be  $n_s = 1.0 \times 10^{13}/\text{cm}^2$  as expected for a AlGaN/GaN two-dimensional channel density. No noticeable *I-V* hysteresis is observed in the drain current in both forward and reverse gate-voltage sweep directions. This indicates that no significant mobile bulk oxide charge is present and that density of the low interface traps is low.

Figure 5 shows the drain current and transconductance of AlGaN/GaN MOS-HEMT with a gate length  $L_g$  of  $1\mu$ m and a gate width  $W_g$  of  $120\mu$ m. As can be seen from Fig. 5, the MOS-HEMT transconductance measured for the  $1\mu$ m gate length device is 130mS/mm. This is smaller than 145mS/mm for the HEMT with the same device dimensions, which is not shown here. This decrease is consistent with a separation between the MOS-HEMT channel and the gate contact. The increased gate-to-channel separation is also responsible for a more negative MOS-HEMT threshold voltage.

The microwave characteristics were measured on a wafer using an Agilent E8363B network analyzer in the range from 10MHz to 40GHz. Both short-circuit current gain  $h_{21}$  and maximum available power gain U were calculated from the measured S-parameters, which is shown in Fig. 6, and extrapolated at – 20dB/decade to find  $f_{\rm T}$  and  $f_{\rm max}$ , respectively, as shown in Fig. 7. Under these conditions, the 1µm gate length device shows  $f_{\rm T}$  = 10. 1GHz and  $f_{\rm max}$  = 30. 8GHz at a drain bias of 7V and a gate bias of – 3. 15V. Compared to the conventional AlGaN/GaN HEMTs of 0. 8µm gate



Fig. 6 Measured S-parameters versus frequency

length, which exhibit an  $f_{\rm T}$  of 10. 7GHz<sup>[16]</sup> on sapphire substrate, and an  $f_{\rm T}$  of 20GHz and an  $f_{\rm max}$  of 28GHz<sup>[17]</sup> on 6H-SiC substrate, equivalent device performance is obtained, exhibiting the superiority of this MOS-HEMT device structure with an ALD Al<sub>2</sub>O<sub>3</sub> gate dielectric.

### 4 Conclusions

In summary, ALD  $Al_2O_3$  was proven to be an excellent gate dielectric for GaN MOS-HEMTs. We have fabricated a  $1\mu$ m gate length GaN MOS-HEMTs with an  $Al_2O_3$  gate oxide thickness of 3.5nm which exhibits a maximum transconduct-ance of 130mS/mm and a strong accumulation current of 720mA/mm at  $V_{gs} = 3V$ . The  $f_T$  and  $f_{max}$  were measured as 10.1 and 30.8GHz, respectively. These ideal characteristics imply the huge potential of the ALD  $Al_2O_3/AlGaN/GaN$  MOS-HEMT for high-power RF applications.



Fig. 7 Short-circuit current gain  $h_{21}$  and unilateral power gain U versus frequency of  $1.0 \mu \text{m} \times 120 \mu \text{m}$  Al-GaN/GaN MOS-HEMT on sapphire substrate Device is biased at  $V_{ds} = +7 \text{V}$  and  $V_{gs} = -3.15 \text{V}$ .

#### References

- [1] Maeda N, Saitoh T, Tsubaki K, et al. Superior pinch-off characteristics at 400°C in AlGaN/GaN heterostructure field effect transistors. Jpn J Appl Phys, 1999, 38(2);987
- [2] Khan M A, Shur M S, Chen Q C, et al. Current-voltage characteristic collapse in AlGaN/GaN heterostructure insulated gate field effect transistors at high drain bias. Electron Lett, 1994,30(15);2175
- [3] Binari S C, Rowland L B, Kelner G, et al. DC, microwave, and high-temperature characteristics of GaN FET structures. International Symposium Compound Semiconductors, 1995:459
- [4] Ren F, Hong M, Chu S N G, et al. Effect of temperature on Ga<sub>2</sub>O<sub>3</sub> (Gd<sub>2</sub>O<sub>3</sub>)/GaN metal oxide semiconductor field effect transistor. Appl Phys Lett, 1998, 73(29);3893
- [5] Khan M A, Hu X, Sumin G, et al. AlGaN/GaN metal oxide semiconductor heterostructure field effect transistor. IEEE Electron Device Lett, 2000, 21(1):63
- [6] Khan M A, Hu X, Tarakji A, et al. AlGaN/GaN metal-oxidesemiconductor heterostructure field-effect transistors on SiC substrates. Appl Phys Lett, 2000, 77(9):1339
- [7] Simon G, Hu X, Ilinskaya N, et al. AlGaN/InGaN/GaN double heterostructure field-effect transistor. Electron Lett, 2000,36(8):2043
- [8] Koudymov A, Hu X, Simin K, et al. Proton irradiation of MgO or Sc<sub>2</sub>O<sub>3</sub> passivated AlGaN/GaN high electron mobility transistors. IEEE Electron Device Lett, 2002, 23(3):449
- [9] Simin G, Koudymov A, Fatima H, et al. SiO<sub>2</sub>/AlGaN/In-GaN/GaN MOSDHFETs. IEEE Electron Device Lett, 2002, 23(8):458
- [10] Simon G, X Hu, Ilinskaya N, et al. Large periphery highpower AlGaN/GaN metal-oxide-semiconductor heterostructure field effect transistors on SiC with oxide-bridging. IEEE Electron Device Lett, 2001, 22(2);53
- [11] Hu X, Koudymov A, Simon G, et al. Si<sub>3</sub>N<sub>4</sub>/AlGaN/GaNmetal-insulator-semiconductor heterostructure field-effect transistors. Appl Phys Lett, 2001, 79(17):2832
- [12] Hashizume T, Ootomo S, Hasegawa H. Suppression of current collapse in insulated gate AlGaN/GaN heterostructure field-effect transistors using ultrathin Al<sub>2</sub>O<sub>3</sub> dielectric. Appl Phys Lett,2003,83(14):2952
- [13] Mehandru R, Luo B, Kim J, et al. AlGaN/GaN metal-oxidesemiconductor high electron mobility transistors using Sc<sub>2</sub>O<sub>3</sub> as the gate oxide and surface passivation. Appl Phys Lett, 2003,82(15):2530
- [14] Hao Z B, Guo T Y, Zhang L C, et al. AlGaN/GaN HEMTs with an insulated gate fabricated by inductively coupled plasma oxidization. Chin Phys Lett, 2006, 23(2):497
- [15] Yue Y Z, Hao Y, Feng Q, et al. GaN MOS-HEMT using ultrathin Al<sub>2</sub>O<sub>3</sub> dielectric grown by atomic layer deposition. Chin Phys Lett, 2007, 24(8):2419
- [16] Chen X J, Liu X Y, He Z J, et al. 10×75µm×0.8µm Al-GaN/GaN power devices on sapphire substrate with output power density of 2.4W/mm at 4GHz. Chinese Journal of Semiconductors,2005,26(9):1804 (in Chinese) [陈晓娟,刘新宇,和致经,等.C 波段 0.75mm AlGaN/GaN 功率器件.半导体学报,2005,26(9):1804]

[17] Luo W J, Chen X J, Li C Z, et al. Fabrication of a high-performance 1mm AlGaN/GaN HEMT on SiC substrate. Chinese Journal of Semiconductors, 2006, 27(11):1981 (in Chinese) [罗卫军,陈晓娟,李成瞻,等.高性能 1mm SiC 基 Al-GaN/GaN 功率 HEMT 研制. 半导体学报,2006,27(11): 1981]

## fmax为 30.8GHz 的超薄 Al<sub>2</sub>O<sub>3</sub> 绝缘栅 GaN MOS-HEMT 器件\*

郝 跃"岳远征 冯 倩 张进城 马晓华 倪金玉

(西安电子科技大学宽禁带半导体材料与器件教育部重点实验室,西安 710071)

**摘要:**报道了一种利用原子层淀积 (ALD)生长超薄(3.5nm)Al<sub>2</sub>O<sub>3</sub>为栅介质的高性能 AlGaN/GaN 金属氧化物 半导体高电子迁移率晶体管(MOS-HEMT).新型 AlGaN/GaN MOS-HEMT 器件栅长  $1\mu$ m,栅宽  $120\mu$ m,栅压为 + 3.0V时最大饱和输出电流达到 720mA/mm,最大跨导达到 130mS/mm,开启电压保持在 - 5.0V,特征频率和最高振荡频率分别为 10.1 和 30.8GHz.

关键词: AlGaN/GaN; MOS-HEMT; 超薄 Al<sub>2</sub>O<sub>3</sub> EEACC: 2560 PACC: 7360 中图分类号: TN386 文献标识码: A 文章编号: 0253-4177(2007)11-1674-05

<sup>\*</sup>国家重点基础研究发展计划资助项目(批准号:51327020301)

<sup>\*</sup> 通信作者.Email:yhao@xidian.edu.cn 2007-05-23 收到,2007-07-02 定稿