# A Low Jitter Design of Ring Oscillators in 1. 25GHz Serdes

Xiao Lei<sup>†</sup>, Liu Wei, and Yang Lianxing

(State Key Laboratory of ASIC & System, Fudan University, Shanghai 201203, China)

Abstract: A new configuration for delay cells used in voltage controlled oscillators is presented. A jitter comparison between the source-coupled differential delay cell and the proposed CMOS inverter based delay cell is given. A new method to optimize loop parameters based on low-jitter in PLL is also introduced. A low-jitter 1. 25GHz Serdes is implemented in a 0.  $35\mu$ m standard 2P3M CMOS process. The result shows that the RJ (random jitter) RMS of 1. 25GHz data rate series output is 2. 3ps (0. 0015UI) and RJ (1 sigma) is 0. 0035UI. A phase noise measurement shows – 120dBc/Hz@100kHz at 111100000 clock-pattern data out.

Key words:Serdes;voltage controlled ring oscillator;low jitterEEACC:1205;1230;1280CLC number:TN432Document code:AArticle ID:0253-4177(2008)03-0490-07

## **1** Introduction

With the quick development of communication systems, serial data communication has emerged as a mainstream technology for Gb/s wirelines and optical links. Serdes stands for Serializer and Deserializer. As speeds reach gigahertz, jitter problems will emerge because the timing margin is stringent. There have been many attempts to lower jitter in high speed data communications, and some specific structures are presented in Refs. [1,2]. Loop-parameter optimization based on a phase-locked loop is presented in Refs.[3,4] to meet jitter specifications.

This paper brings forward a new configuration for a low-jitter ring VCO used in PLLs both for transmitters and receivers in 1.25GHz SerDes, which can be used as a physical layer in 1000 Base-T Ethernet networks. The design focuses on timing jitter because jitter is a main specification in series data communication.

## 2 Architecture

A serializer is time division multiplex. It consists of four parts, as shown in Fig. 1. Ten parallel data



Fig. 1 Transmitter architecture in Serdes

† Corresponding author. Email: xiaolei@fudan.edu.cn Received 9 July 2007  $Tx\langle 9 \rangle$  to  $Tx\langle 0 \rangle$  at 125M data rate are latched in the register, and go out in series through shift registers at a rate of 1.25GHz clock provided by TX\_PLL clock generator. The high speed data is transmitted into a cable, normally a 50 $\Omega$  resister, through a line driver, which is used as a matching network.

The TX\_PLL structure is shown in Fig. 2, where a third-order type 2 loop is used. This loop is commonly used because of its good performance for frequency steps.<sup>[5]</sup>

## **3** VCO block design

Ring VCOs have been widely used in a number of applications, such as clock and data recovery, which do not have as serious constraints on phase noise as radio applications. VCO design is decisive in PLL because system phase noise in PLL is equal to that in the VCO outside open-loop bandwidth. Furthermore, there is close relationship between jitter and phase noise. There are many critical issues surrounding the implementation of ring-oscillator VCOs. The realization of a VCO with low-jitter, low phase noise, good supply noise rejection, and high frequency capability requires trade off and careful attention, taking process, temperature, and power supply variation into



Fig. 2 TX\_PLL structure and LPF



Fig. 3 Source-coupled differential delay cell<sup>[6]</sup>

consideration. This section introduces a new schematic such as a CMOS inverter delay cell, voltage-to-current (V2I) used in a ring oscillator VCO. Compared to source-coupled differential delay cell in Ref. [6], lowjitter and low power dissipation are obtained in CMOS inverter delay cells.

### 3.1 CMOS inverter delay cell

Many papers<sup>[6,7]</sup> have introduced timing jitter in ring oscillators. One stage of a source-coupled differential delay cell is given in Fig. 3. It is widely used because of its high speed and rejection of supply noise.

When designing a ring oscillator for Serdes, the parameter of interest is the jitter per cycle of oscillation, or cycle-to-cycle jitter. Reference [6] gave three methods for modeling circuit noise induced timing jitter. For suppression of inside bandwidth phase noise in PLL, 1/f noise in the ring oscillator can be omitted for the moment. All thermal noise of the transistor is shown in Fig. 3. For the first method in Ref.  $\lceil 6 \rceil$ , a simplifying assumption, including constant noise sources, is made, so that the basic path from current noise to output voltage noise to timing jitter can be illustrated. The second method adds timing-varying effects, requiring more sophisticated methods like autocorrelation function analysis at the time domain. The third method presents a complete analysis using the same tools as the second method but takes inter stage amplification into consideration, and gives the output voltage noise for one stage and cycle-to-cycle jitter, which are:

$$\overline{v}_{\mathfrak{n}}^{2}(t) = \frac{KT}{C_{L}} \times \frac{a_{v}^{2}}{2}\xi_{1}^{2}$$
(1)

$$\Delta \tau_{\rm vco}^2 = \frac{kT}{I_{\rm ss}} \times \frac{a_{\rm v} \xi_1^2}{2(V_{\rm GS} - V_{\rm T})} T_0 \qquad (2)$$

where the  $\xi$  is the parameter concerning noise sources in Fig. 3, and the more noise sources, the larger the parameter  $\xi$  is. From a circuit design view, increasing



Fig. 4 Structure of VCO using CMOS inverter cell

static current  $I_{ss}$  and voltage room  $V_{dsat}$  can decrease timing jitter, but, in fact, increase the power consumption. The single stage voltage gain  $a_v$  in Eq. (2) comes from the effect of the inter stage influence, and  $a_v$ cannot be too small to make a ring oscillator function. Therefore, timing jitter is limited by the circuit itself.

A more competitive configuration adopted in this paper is shown in Fig. 4. Transistor m0 serves as a current mirror and provide reference current  $I_{ref}$ . Block voltage-to-current transfers voltage to current  $I_{bias}$ . The current flowing to CMOS inverters  $I_{vco}$  is  $I_{ref}$  minus  $I_{bias}$ , thus changing the delay time and the frequency of oscillator as  $I_{bias}$  changes.

The voltage controlled oscillator proposed in this paper has good PSRR due to transistor m0 in Fig. 4. The equivalent small signal current for the CMOS inverter with the current tail is shown in Fig. 5. Figure 5 is when the inverter is in the switching point where it is most vulnerable from noise when calculating timing jitter.

The current source is similar to the differential delay cell presented in Ref. [8], and PSR can be approximately expressed as

$$\frac{\Delta V_{\text{0-DIFF}}(s)}{\Delta V_{\text{DD}}(s)} \doteq \frac{1 + g_{\text{ml}} r_{\text{ds}}^2 C_{\text{p}} s}{g_{\text{m2}}^2 r_{\text{ds}}^2 + s g_{\text{m1}} r_{\text{ds}}^2 (C_{\text{p}} + C_{\text{o}})}$$
(3)

Figure 6 shows the simulation results of the output PSR of a single stage inverter in Fig. 4.

#### 3.2 Jitter analysis

A great deal of effort has been made to analyze



Fig. 5 Equivalent small signal circuit for inverter



Fig. 6 Simulated PSR of CMOS inverter

timing jitter, especially random jitter. Mcneil<sup>[7,9]</sup>, Weigandt<sup>[6]</sup> analyzed the jitter at the time domain, and the result matched the theory well. Due to a lack of analysis of CMOS inverter based delay cells, this section will extend the analysis of differential delay cell to inverters. Figure 7 (a) is a three stage inverter ring VCO. Reference [10] gave the theoretical analysis and empirical expression of the delay time of a single stage of inverter as follows:

$$t_{\rm d} = \frac{t_{\rm f}}{2} = \frac{t_{\rm r}}{2} = \frac{h}{2} \times \frac{C_{\rm L}}{\beta_{\rm n} V_{\rm dd}}$$
 (4)

where h is the empirical parameter which is normally  $10^{[10]}$ . With the assumption that the load capacitor is dominated by the gate capacitor  $C_{\rm L}$ , the oscillation frequency is

$$f_{\rm o} = \frac{1}{2Nt_{\rm d}} = \frac{\mu V_{\rm ddi}}{NhL^2} \tag{5}$$

Oscillation frequency is proportional to  $V_{ddi}$  and is sensitive to ripples in voltage. But the configuration in Fig. 7 (a) avoids this problem as  $V_{ddi}$  is quite clean.

Before further analysis, it is worth noting that the timing jitter is noise superposed on the signal of the inverter output, as shown in Fig. 7 (b). We will analyze the output voltage noise of the second stage below. If  $V_{\rm in}$  is above the threshold voltage of the inverter, the first stage inverter will discharge to  $V_{\rm gnd}$ and the second will charge to  $V_{\rm ddi}$ . Thinking that the noise of the first stage is amplified by the second



Fig.7 (a) CMOS inverter VCO; (b) Signal and noise in three stage inverter



Fig.8 Waveforms and 1st stage noise sources for the inverter cell delay cell



Fig.9 Small signal equivalent circuits for the first stage at rising edge (a) Equivalent circuit for AC noise calculations; (b) Simplified AC noise calculations

stage, i.e., taking the inter stage influence into consideration, Figures  $8 \sim 11$  give waveforms and small signal equivalent circuits. Assuming the switching point happens at zero time, the ideal switching point for the output of the second stage is  $2t_d$ . But, random noise will force a deviation in the output voltage from the ideal switching point by  $\Delta t_d$ , the relationship of which is:



Fig. 10 Small signal equivalent circuits for first stage at falling edge (a) Equivalent circuit for AC noise calculations; (b) Simplified AC noise calculations



Fig.11 Extended circuit model for the inter stage interaction

| Table 1 Wolse source of the first stage of delay cen |                                           |                               |  |  |
|------------------------------------------------------|-------------------------------------------|-------------------------------|--|--|
| Noise generator                                      | Region I                                  | Region II                     |  |  |
|                                                      | $(t_{a} < t < t_{b})$                     | $(t_{\rm c} < t < t_{\rm e})$ |  |  |
| $\overline{i_{n1}^2}$                                | 0                                         | $4 KT \gamma g_{m0}$          |  |  |
| $\overline{i_{n2}^2}$                                | 0                                         | $4 KT \gamma g_{ds1}$         |  |  |
| $\overline{i_{n_3}^2}$                               | $\overline{i_{n2}^2} = 4KT\gamma g_{ds2}$ | 0                             |  |  |

Table 1 Noise source of the first stage of delay cell

$$\frac{\Delta t_{\rm d,rms}}{t_{\rm d}} = \frac{\Delta V_{\rm n,rms}}{V_{\rm ddi}} \tag{6}$$

This equation shows that the timing jitter per delay stage normalized to the time delay is equal to the RMS noise voltage at the output normalized to the voltage swing  $V_{ddi}$ .

Table 1 lists the noise source of the first stage of the delay cell in Fig. 7 (a). The deduction is similar to the Appendix in Ref. [6]. In this paper, complete results based on the third method are presented.

$$\overline{v_{n3}^2}(t) = \frac{KT}{2C_L} a_v^2 \gamma_2 R_{LP} g_{ds2} \lambda_{a1}(t)$$
(7)

$$\overline{v_{n1}^{2}}(t) + \overline{v_{n2}^{2}}(t) = \frac{KT}{2C_{L}}a_{v}^{2}(\gamma_{0}R_{LN}g_{m0} +$$

$$\gamma_1 R_{\rm LN} g_{\rm ds1} ) \lambda_{\rm a2} (t) \tag{8}$$

$$v_n^2(t) = v_{n1}^2(t) + v_{n2}^2(t) + v_{n3}^2(t)$$
(9)

$$\mathcal{A}_{a1}(t) = 1 - [1 + 2at + 2(at)^2] e^{-2at}$$
(10)

$$\lambda_{a2}(t) = [1 + 2at + 2(at)^2]e^{-2at}$$
(11)

where  $a = 1/R_{\rm L}C_{\rm L}$ . Parameter  $\gamma$  is fairly close to the same parameter for devices in the triode region<sup>[12]</sup>.  $\lambda_{a1}(t)$  and  $\lambda_{a2}(t)$  are the factors that characterize the weight of the noise. Figure 12 shows the  $\lambda_{a1}(t)$ ,  $\lambda_{a2}(t)$  value at different  $V_{\rm ddi}$ . When  $V_{\rm ddi} > 1.5V$ ,  $\lambda_{a2}(2t_{\rm d}) > 0.9$ , which means  $\overline{i_{n3}^2}$  contributes above 90% of the noise. This can be explained as the memory system, where the jitter in  $2t_{\rm d}$  is decided mostly by the noise source in the  $t_{\rm a} < t < t_{\rm b}$  period in time-varying analysis.



Fig. 12  $\lambda$  factor versus  $V_{ddi}$ 

If  $R_{\rm LP} = R_{\rm LN}$ , then  $R_{\rm LP} g_{\rm ds2} = R_{\rm LN} g_{\rm ds1}$ . Total voltage noise  $\overline{v}_{\rm n}^2(t)$  can be simplified by canceling Eq. (7) when adding Eqs. (7) and (8).

Therefore, the total output noise of the second stage can be expressed as

$$\overline{v}_{n}^{2}(t) = \frac{KT}{2C_{L}}a_{v}^{2}\{\gamma + \gamma_{0}g_{m0}R_{LN}\lambda_{a2}(t)\}\frac{KT}{2C_{L}}a_{v}^{2}\xi_{2}^{2}$$
(12)

Thus, parameter  $\xi$  can be obtained. Equation (13) is for CMOS inverter proposed in this work and Equation (14) for differential delay cells in Ref. [6].

$$\xi_{2}^{2} = \gamma + \gamma_{0} g_{m0} R_{LN} \lambda_{a2} (2t_{d})$$
(13)  
$$\xi_{1}^{2} = 2\gamma_{1} + 2\gamma_{3} a_{v} \lambda_{a1} (2t_{d}) + \gamma_{5} a_{v} \sqrt{2\alpha} (1+\beta) \lambda_{a2} (2t_{d})$$
(14)

It is clear that  $\xi_2 < \xi_1$  in these ways: (1) the differential delay cell has a symmetrical structure and good common mode noise rejection, but has twice the noise source of the CMOS inverter; (2) the CMOS inverter with current source degenerates  $g_{\rm mp}$  and thus the noise source; and (3) If  $R_{\rm LP} = R_{\rm LN}$ , then  $R_{\rm LP} g_{\rm ds2} = R_{\rm LN} g_{\rm ds1}$ , canceling the  $\lambda_{\rm a1} (2t_{\rm d})$  item.

Table 2 summarizes the results of two different VCOs, which have similar forms for noise and RMS jitter of random noise. It can be deduced that RMS jitter in the proposed delay cell is one-tenth of that in the differential delay cell under the condition that  $V_{\rm ddi}$  is 2V and  $V_{\rm gs} - V_{\rm t}$  is 0. 3V, and the other parameters in Table 2 are the same.

#### 3.3 Voltage-to-current (V2I) block

The voltage-to-current circuit is quite important because it decides linearity,  $K_{vco}$ , and tuning range.

|                            | Differential delay cell <sup>[6]</sup>                                                                                                                         | Proposed inverter delay cell                                                                                                              |
|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| Voltage noise of one stage | $\overline{v}_{n}^{2} = \frac{KT}{2C_{L}}a_{v}^{2}\xi_{1}^{2}$                                                                                                 | $\overline{v}_{n}^{2}(t) = \frac{KT}{2C_{L}}a_{v}^{2}\xi_{2}^{2}$                                                                         |
| RMS jitter of VCO          | $\Delta \tau_{\rm vco} = \sqrt{\frac{KT}{\beta_{\rm n} (V_{\rm gs} - V_{\rm t})_5^2} \times \frac{a_{\rm v} \xi_1^2}{2 (V_{\rm gs} - V_{\rm t})_3} T_{\rm o}}$ | $\Delta \tau_{\rm vco} = \sqrt{\frac{KT}{\beta_{\rm n}} \times \frac{h}{2} \times \frac{a_{\rm v}^2 \xi_2^2}{2 V_{\rm ddi}^3} T_{\rm o}}$ |

Table 2 Comparison between two VCO configurations



Fig. 13 Voltage-to-current circuit

 $K_{\rm vco}$  influences phase noise by deciding the loop bandwidth. A large tuning range contributes to frequency stability if process and temperature variation are taken into consideration. The design of the V2I circuit shows trade off. The simplest implementation is one transistor because one single transistor serves as voltage to the current transformation. The simulation result in Fig. 14 (b) reveals that its  $K_{\rm vco}$  is quite large, which deteriorates phase noise if the low pass filter noise cannot be ignored. Meanwhile, the linearity voltage range is  $0.5 \sim 2.5V$  where oscillation frequency is linear. The  $K_{\rm vco}$  around 1.25GHz is about 800MHz/V.

The proposed voltage-to-current circuit is shown in Fig. 13. One way to decrease  $K_{vco}$  is to design a V2I circuit that has a voltage gain that is smaller than one. The first and third stage of V2I uses diode connected transistors as load to increase linearity. The second stage uses a cascode configuration and the total gain is about 0. 7. Figure 14 (a) shows the extension of the linearity range, which spans from 0 to 2. 8V, while  $K_{vco}$  is about 600MHz/V at 1.25GHz. The tuning curve has different directions between Figs. 14 (a) and 14 (b) because of the three stages in the V2I circuit.

### **4** System considerations

In this section, we will introduce a new method to design the loop parameter in the TX\_PLL. Bandwidth is the key parameter that determines phase noise and settling time and shows trade off in the design. The open loop transfer function can be expressed as

$$G(s) = \frac{K}{s} \left(1 + \frac{1}{s\tau_z}\right) \left(\frac{1}{1 + s\tau_z/b}\right)$$
(15)

$$K = RI_{\rm cp}K_{\rm vco}/(2\pi N) \tag{16}$$

$$\tau_z = RC_1 \tag{17}$$

where K can be approximately taken as the open loop bandwidth of PLL if b, the ratio of  $C_1$  to  $C_2$  in Fig. 2, is greater than 20. The phase margin is approx-



Fig. 14 Tuning curves of VCO (a) V2I block; (b) V2I single transistor

imately:

 $PM = \arctan(K\tau_z) - \arctan(K\tau_z/b)$ (18) Combination of Eq. (19) makes sure of a 60° phase margin,

$$\begin{cases} b > 12 \\ \frac{b - \sqrt{b^2 - 12b}}{2\sqrt{3}} < K\tau_z < \frac{b + \sqrt{b^2 - 12b}}{2\sqrt{3}} \end{cases}$$
(19)

It should be also mentioned that  $K_{\tau_z} = (2\zeta)^2$ , where  $\zeta$  is damping factor in the second order system. Jitter peaking (JP) decreases with increasing  $K_{\tau_z}$ item, and a rough relationship between JP and  $\zeta$  can be expressed as  $20 \text{lgJP} = 2.172/\zeta^2$ . If JP<1dB,

Table 3 Loop parameters  $I_{\rm cp}$ R JP  $C_1$  $C_2$ 6kΩ 320pF 9pF 0. 5dB  $20\mu A$ BW Ν PM K<sub>vco</sub> 600 MHz/V10 2MHz 63



Fig. 15 Layout of Tx PLL

 $K_{\tau_z} = 10$  should be insured. But at the same time, stability condition shows  $K_{\tau_z}$  is limited by Eq. (19). To insure enough phase margin requirement, b = 35 is also decided. The tough point here is how to decide value of bandwidth. Reference clock, 125MHz crystal oscillator has phase noise of -125dBc/Hz@100kHz and -140dBc/Hz@1MHz. Simulation shows 1. 25GHz VCO output has phase noise of -65dBc/Hz @100kHz and -90 dBc/Hz@1MHz. Take trade off into consideration, 1MHz bandwidth is first confirmed. Then combine Eqs. (15) ~ (19), loop parameter is finally fixed on in Table 3.

### 5 Performance

Figure 15 shows the layout for the Tx PLL loop. Some layout methods, such as adding guard rings and coupling capacitance between  $V_{DD}$  and  $V_{GND}$ , and taking analog digital power input apart contribute to suppressing voltage coupling noise, thus compensating the drawback for single-ended ring oscillator.

Figure 16 is the serial output histogram measured at the end of 36<sup>"</sup> SMA cables and 2<sup>"</sup> trace connected to  $D_{\text{OUTp/n}}$  with  $R_p = 147\Omega$  to gnd and ac-coupling cap



Fig. 16 Histogram of series output



Fig. 17 Output bathtub curve



= 0.  $1\mu$ F, 1010101010 data pattern at 1. 25GHz data rate. RJ RMS is 2. 3ps (0. 0015UI).

Figure 17 shows the serial output bath-tub curve measured in the same test environment and data out at  $1 \times 10^{-12}$  bit error probability. The test result shows that RJ (1 sigma) is 5.75ps (0.0035UI) with a single inverter stage  $I_{avg} = 290\mu A$ , compared to 1-sigma  $\sigma_x = 13ps(0.008UI)$  at  $I_{EE} = 400\mu A$  in Ref. [7], which is implemented in a bipolar process and with a 622MHz center frequency.

Figure 18 shows the phase noise of  $D_{outp/n}$  with a 1111100000 data pattern at 1.25GHz data rate. Measurement shows -120dBc/Hz@100kHz, compared to -124dBc/Hz@100kHz at 25MHz clock out in Ref.[14].

### 6 Conclusion

A comparison between a source coupled differential delay cell and a CMOS inverter is given, which shows many advantages for the inverter, especially with respect to RMS jitter and low power consumption. Voltage-to-current circuit design also reveals trades off between  $K_{vco}$  and the tuning range. The system considerations in section 4 are conductive for designing low-jitter PLL.

A low-jitter 1. 25GHz Serdes was implemented in a 0.  $35\mu$ m standard 2P3M CMOS process. The results

| Table 4Performance comparison |              |               |                          |  |  |
|-------------------------------|--------------|---------------|--------------------------|--|--|
| Circuit                       | Process      | Timing jitter | Area                     |  |  |
| Ref.[15]                      | 0. 35µm CMOS | 11ps(RMS)     | $1$ mm $\times 1$ mm     |  |  |
| Ref.[16]                      | 0. 18μm CMOS | <7.2ps(RMS)   | $<$ 0.3mm $\times$ 0.8mm |  |  |
| Agilent Serdes                | Bipolar      | 5. 2ps(RMS)   |                          |  |  |
| This work                     | 0. 35µm CMOS | 2. 3ps(RMS)   | 0. 7mm×0. 45mm           |  |  |

shows good timing jitter and phase noise performance. Table 4 presents the performance comparison between 1. 25GHz ring VCO based PLLs and shows that the configuration proposed in this paper is better for RMS timing jitter.

#### References

- [1] Alvin L S, Robert K. A versatile 90-nm CMOS charge-pump PLL for SerDes transmitter clocking. IEEE J Solid-State Circuits, 2006,41:1894
- [2] Maneatis J G. Low-jitter process-independent DLL and PLL based on self-biased techniques. IEEE J Solid-State Circuits, 1996, 31:1723
- [3] Mansuri M, Ken Yang C K. Jitter optimization based on phaselocked loop design parameters. IEEE J Solid-State Circuits, 2002, 37:1375
- [4] Kishine K, Ishii K. Loop-parameter optimization of a PLL for a low-jitter 2. 5-Gb/s one-chip optical receiver IC with 1:8 DE-MUX. IEEE J Solid-State Circuits, 2002, 37:382

- [5] Gardner F. Charge-pump phase-lock loops. IEEE Trans Commun, 1980, 28(11):1849
- [6] Weigandt T C. Low-phase-noise, low-timing-jitter design techniques for delay cell based VCOs and frequency synthesizers. PhD Thesis, UC, Berkeley, 1998
- [7] McNeil J A. Jitter in ring oscillators. IEEE J Solid-State Circuits, 1997,32.6
- [8] Rogers E S. Analysis of timing jitter in ring oscillators due to power supply noise. ISCAS.2003.1:685
- [9] Mcneil J. Jitter in ring oscillators. PhD Thesis, Boston University, 1994
- [10] Weste N H E, Eshraghian K. Principle of CMOS VLSI desgin, a system perspective. 2nd ed. AT&T, 1993
- [11] Sansen W M C. Analog design essentials. Springer, 2006
- [12] Wang B, Hellums J R. MOSFET thermal noise modeling for analog integrated circuits. IEEE J Solid-State Circuits.1994,29:833
- [13] Gardner F M. Phaselock techniques. 3rd ed. New York: John Wiley & Sons, 2004
- [14] Lu Ping. A low-jitter and low-power frequency synthesizer applied to 1000Base-T Ethernet. Chinese Journal of Semiconductors, 2006,27:137(in Chinese) [陆平.适用于 1000Base-T 以太网的低 抖动频率综合器.半导体学报,2006,27:137]
- [15] Sun L Z, Kwasniewski T A. A 1. 25-GHz 0. 35-μm monolithic CMOS PLL based on a multiphase ring oscillator. IEEE J Solid-State Circuits, 2001, 36(6):910
- [16] Maxim A, Scott B, Schneider E M, et al. A low-jitter 125~1250-MHz process-independent and ripple-poleless 0. 18-μm CMOS PLL based on a sample-reset loop filter. IEEE J Solid-State Circuits,2001,36(11):1673

## 用于 1.25GHz Serdes 的低时钟抖动的环振的设计

### 肖 磊\* 刘 玮 杨莲兴

(复旦大学专用集成电路与系统国家重点实验室,上海 201203)

**摘要:**设计了一种新的用于电压控制振荡器的延迟单元,并与源级耦合差分延时单元的时钟抖动进行了比较.提出了基于低时钟抖动的锁相环环路参数的优化技术.在 0.35µm CMOS 工艺下进行 1.25GHz Serdes 流片,测试表明数据率为 1.25GHz 的高速串联输出的随机抖动均方根为 2.3ps(归一化为 0.0015UI),随机抖动标准偏差为 0.0035UI.在 1111100000 的数据输出时相位噪声为 - 120dBc/Hz@100kHz.

关键词:低时钟抖动;环振;电源噪声抑制;串并-并串转换
EEACC: 1205; 1230; 1280
中图分类号: TN432 文献标识码: A 文章编号: 0253-4177(2008)03-0490-07

<sup>\*</sup> 通信作者.Email:xiaolei@fudan.edu.cn 2007-07-09 收到