# Design of a 2. 5GHz Low Phase-Noise LC-VCO in 0. 35µm SiGe BiCMOS\*

Zhang Jian<sup>†</sup>, Chen Liqiang, Li Zhiqiang, Chen Pufeng, and Zhang Haiying

(Institute of Microelectronics, Chinese Academy of Sciences, Beijing 100029, China)

Abstract: This paper introduces a 2.5GHz low phase-noise cross-coupled LC-VCO realized in  $0.35\mu$ m SiGe BiCMOS technology. The conventional definition of a VCO operating regime is revised from a new perspective. Analysis shows the importance of inductance and bias current selection for oscillator phase noise optimization. Differences between CMOS and BJT VCO design strategy are then analyzed and the conclusions are summarized. In this implementation, bonding wires form the resonator to improve the phase noise performance. The VCO is then integrated with other components to form a PLL frequency synthesizer with a loop bandwidth of 30kHz. Measurement shows a phase noise of -95dBc/Hz at 100kHz offset and -116dBc/Hz at 1MHz offset from a 2.5GHz carrier. At a supply voltage of 3V, the VCO core consumes 8mA. To our knowledge, this is the first differential cross-coupled VCO in SiGe BiCMOS technology in China.

Key words:SiGe BiCMOS; VCO; inductance; phase noiseEEACC:1230B;2570KCLC number:TN433Document code:AArticle ID:0253-4177(2008)05-0827-05

## 1 Introduction

The recent exponential growth in wireless communication has increased the demand for more available channels in mobile communication applications. In turn, this demand has imposed more stringent requirements on the phase noise of local oscillators. The study of low phase noise voltage controlled oscillators has attracted a great deal of attention in the solidstage community, leading both to a deeper understanding of theoretical issues<sup>[1,2]</sup> and to a considerable advancement in the state-of-the-art of the design of integrated VCO's<sup>[3,4]</sup>.

Low phase noise VCOs may be implemented using various technologies. Previous works in this area included realizations with GaAs HBT<sup>[4]</sup>, SiGe BiC-MOS, Si CMOS<sup>[3]</sup>, and silicon-on-insulator CMOS. Among these technologies, SiGe BiCMOS leads others from an application point of view because it combines the cost and integration advantages of silicon material systems with the performance advantage of SiGe HBTs. Compared to CMOS devices, BJT generally has a much higher transit frequency, larger transconductance, and smaller parasitics originating from smaller transistor size, and, hence, more accurate simulated oscillation frequency. Most of all, BJT devices have much lower flicker noise, making them suitable for low phase noise applications.

This paper introduces a 2.5GHz low phase-noise

cross-coupled LC-VCO in a 0.35 $\mu$ m SiGe BiCMOS process.

## 2 Technology

The VCO was implemented in the commercially available Chartered 0.  $35\mu$ m 2P4M SiGe BiCMOS Process. The technology offers 3V and 5V n-p-n transistors with SIC implant, lateral and vertical p-n-p transistors,  $65\Omega/\Box$  unsolicited poly SiGe and  $1000\Omega/\Box$  high sheet  $R_{ho}$  poly resistors, accumulation-mode nMOS and p-n junction varactor, MOS, MIM and poly/n<sup>+</sup> sinker capacitors, electrostatic discharge protection devices, and CMOS transistors with a minimum gate length of 0.  $35\mu$ m. The n-p-n transistors have a transit frequency of 75GHz. It also provides spiral inductors implemented using a low series resistance ( $4\mu$ m thick) top metal.

## **3** Design strategy of BJT VCO

#### 3.1 Importance of tank inductance selection

Lesson originally postulated that thermally induced phase noise in any oscillator takes the form of  $L(\omega_m) = \frac{4FkTR}{V_0^2} \left(\frac{\omega_0}{2Q\omega_m}\right)^2$ , where F is an unspecified noise factor. This formula holds well for both CMOS and BJT VCO. This formula indicates the phase noise is inversely proportional to the square of the signal oscillation amplitude and of the tank quality factor.

<sup>\*</sup> Project supported by the National Natural Science Foundation of China (No. 60276021) and the State Key Development Program for Basic Research of China (No. G2002CB311901)

<sup>†</sup> Corresponding author. Email: zhangjian@ime.ac. cn

Since the latter mainly depends on the available inductors and varactors, many design efforts focus on maximizing the oscillation amplitude without driving the active device into saturation.

Conventionally, two modes of operation, currentand voltage-limited regimes, can be identified by the oscillation amplitude for a typical LC oscillator<sup>[5]</sup>. In the current-limited regime, the tank amplitude  $V_{\text{tank}}$ linearly grows with the bias current according to  $V_{\text{tank}}$  $= I_{\text{bias}} / g_{\text{tank}}$ , where  $g_{\text{tank}}$  is the equivalent conductance of the resonator. As the current increases, the oscillator enters the voltage-limited regime and the amplitude is limited to  $V_{\text{max}}$ , which is determined by the supply voltage or a change in the operation mode of active devices. The boundary between the two regimes of operation represents an optimum point in terms of phase noise performance<sup>[1,5]</sup>. Generally, bias current is considered as the only independent variable determining the operation mode<sup>[1]</sup>. This leads to the ignoring of other design parameters, such as the tank inductance.

These two operation regimes can be reviewed from a different perspective, with tank inductance and tank current as the independent variables. For inductance L, the voltage swing resulting from a sinusoidal current stimulus  $i(t) = I_{tank} \sin(wt + \varphi)$  can be expressed as  $v(t) = L \frac{di(t)}{dt} = wLI_{tank} \cos(wt + \varphi)$ . The two operation regimes can now be redefined as follows; in the current-limited regime, the tank amplitude  $V_{\text{tank}}$  linearly grows with the product of tank inductance and tank current  $LI_{tank}$ . As  $LI_{tank}$  increases, the oscillator enters the voltage-limited regime with the amplitude limited to  $V_{\text{max}}$ . This treatment emphasizes the role of tank inductance on operation mode and, thus, phase noise. For the required oscillation amplitude  $V_{req}$ , the tank current amplitude can be expressed with  $I_{\text{tank}} = \frac{V_{\text{req}}}{wL}$ . Since the tank current is proportional to the bias current, the optimization of phase noise depends on a deliberate compromise between bias current and tank inductance.

Figure 1 shows the simulated phase noise performance of a simplified cross-coupled oscillator with different bias current and tank inductance. The oscillator is designed to have a fixed oscillation frequency of 2GHz by adjusting tank capacitance. As can be seen from Fig. 1, the oscillator enters the voltage-limited mode, which is implied by the phase noise degradation, under smaller bias current when larger inductance is used. This observation verifies the role of tank inductance on operation mode. Figure 1 also suggests that smaller inductance generally leads to better opti-



Fig. 1 Simulated phase noise versus bias current and inductance (a) At 100kHz offset; (b) At 1MHz offset

mum phase noise performance at the cost of more power consumption.

### 3.2 Design strategies for BJT and CMOS VCO

Distinct differences between CMOS and BJT VCO topologies are shown in Fig. 2. To keep the basecollector junction inverse biased, a voltage divider formed by two capacitors  $C_1$  and  $C_2$  is used in BJT VCO, as shown in Fig. 2 (a). The voltage feedback ratio is dependent on the capacitor ratio  $\frac{C_1}{C_1 + C_2 + C_{BE}}$ . Since no DC paths exist between the collector and base nodes, two extra resistors  $R_1$  and  $R_2$  are needed. The topology is much simpler for CMOS VCO, as shown in Fig. 2 (b). While most design attention is paid to the suppression of flicker noise up-conversion in CMOS VCO, it is reasonable for the BJT VCO design to concentrate on the thermal noise reduction.

Thermal noise from BJT base resistors is the most dominant noise source for BJT VCO. Transistors with large base areas are preferred for minimizing their noise contribution. Another factor affecting the noise contribution of base thermal noise is the voltage feedback ratio in BJT cross-coupled VCOs. Larger division ratios lead to better  $1/f^2$  phase noise performance<sup>[6]</sup>.

Parasitic resistance series with tank inductors is also a main thermal noise source. High-Q inductors are needed to reduce its noise contribution. High-Qinductors are also beneficial for saving power since they reduce the parallel parasitic equivalent resist-



Fig. 3 VCO core topology used in this design

devices with minimized degradation on phase noise. A high-Q accumulation-mode nMOS with a 0.58pF capacitance is used as the tank varactor. To increase the voltage division ratio, there is no capacitor in parallel with the BE junction of the BJT device. This leads to a maximal division ratio of  $\frac{C_1}{C_1 + C_{BE}}$ .  $C_1$  is set to 0.2pF to ensure the base-collector junction does not become forward biased in the presence of a 600mV peak-to-peak swing. The base size of the BJT device is set to  $2 \times 18$ .  $8\mu m \times 1$ .  $5\mu m$ , which is a compromise between base and parasitic resistance. Four output buffers drive the differential prescaler and mixer inputs.

### 5 Test results

The cross-coupled differential VCO was integrated with other components to form an integrated-NPLL frequency synthesizer. The chip was fabricated in 0.  $35\mu$ m SiGe BiCMOS technology. The photograph of the fabricated chip is shown in Fig. 4, and the active area of the VCO is about 0. 6mm × 0. 6mm. The chip was mounted on a printing circuit board for testing. Golden wires were then bonded onto the chip to form the high-Q resonator. The optimized wire length can be obtained by repeated adjusting. The output spectra of the frequency synthesizer with a centre frequency of about 2. 5GHz are shown in Figs. 5 and 6. The phase noise is -95dBc/Hz at 100kHz offset



Fig. 4 Photograph of the SiGe BiCMOS PLL



Fig.2 Topologies for CMOS (a) and BJT (b) VCOs

ance, which needs to be compensated by active devices. Compared with on-chip integrated inductors, bonding wires typically have quality factors at least an order of magnitude higher.

Design criteria derived for suppressing flicker noise up-conversion in CMOS VCOs do not apply to BJT VCO. In CMOS VCO, large cross-coupled device size generally leads to large flicker noise up-conversion because of the poor linearity and large parasitic<sup>[7]</sup>. Smaller CMOS devices are thus preferred. The situation is different for BJT VCO design. The linearity of the BJT cross-coupled pair is less independent of device size and thus no special attention needs to be paid to a BJT device size's role in flicker noise upconversion. This property leads to relatively large device sizes in BJT VCO, which coincides with the reduction of thermal noise from BJT base resistor as discussed previously.

### **4** VCO implementation

The topology of the BJT VCO core is shown in Fig. 3. The two varactors are DC grounded at the anodes to form a positive voltage-versus-frequency relationship. The tank inductors are implemented with bonding wires. Optimum length can be found by repeated adjusting. To compensate the inductance variation, capacitor banks are employed. The bias current of the VCO core is 8mA and the tank inductance is set to about 1.5nH. Two  $10k\Omega$  resistors realized with  $1000\Omega/\Box$  high sheet  $R_{ho}$  poly resistors bias the BJT



Fig. 5 Output spectrum with 1MHz span



Fig. 6 Output spectrum with 3MHz span

and -116dBc/Hz at 1MHz offset. Since the loop bandwidth of the PLL is only 30kHz, the measurement results at offsets of 100kHz and 1MHz give good approximations of the VCO phase noise performance. The comparisons of this VCO and previous works in 0. 35 $\mu$ m SiGe BiCMOS in terms of phase noise, power consumption, and chip size are summarized in Table 1.

Table 1 Comparison of various VCOs in 0.35µm SiGe BiCMOS

|           | Frequency | Phase noise | Power            | Chip size          |
|-----------|-----------|-------------|------------------|--------------------|
|           | /GHz      | /(dBc/Hz)   | $/(V \times mA)$ | $/(mm \times mm)$  |
| This work | 2.5       | - 95@100kHz | $3 \times 8$     | $0.6 \times 0.6$   |
|           |           | - 116@1MHz  |                  |                    |
| Ref.[8]   | 2.45      | -106@600kHz | 3×6.8            | $0.72 \times 0.61$ |
|           |           | - 110@1MHz  |                  |                    |
| Ref.[9]   | 3         | – 95@25kHz  | $2.5 \times 9$   | 0.4×0.4            |
|           |           | - 129@1MHz  |                  | 0.4 \land 0.4      |
| Ref.[10]  | 2.7       | - 142@3MHz  | $2.8 \times 10$  | NA                 |
| Ref.[11]  | 1.8       | - 98@100kHz | $3 \times 16$    | $1.2 \times 1.6$   |
| Ref.[12]  | 4.2       | - 113@1MHz  | $3.3 \times 2$   | 0.6                |

### 6 Conclusion

Design considerations for BJT VCO are studied in this paper. The role of inductance on VCO operation mode and phase noise performance is analyzed from a new perspective. Differences between BJT and CMOS VCO design are studied and techniques of phase noise reduction for cross-coupled BJT VCO are proposed. A SiGe BiCMOS differential VCO is then implemented and good phase noise performance is achieved. To our knowledge, this is the first differential VCO in SiGe BiCMOS technology in China.

#### References

- Rael J J, Abidi A A. Physical processes of phase noise in differential LC oscillators. IEEE Custom Integrated Circuits Conference, 2000;569
- [2] Hajimiri A, Lee T H. A generally theory of phase noise in electrical oscillators. IEEE J Solid-State Circuits, 1998, 33(2):179
- [3] Ning Yanqing, Wang Zhihua. An ultra wideband VHF CMOS LC VCO. Chinese Journal of Semiconductors, 2006, 27(1):14
- [4] Chen Liqiang, Zhang Jian. A monolithic InGaP/GaAs HBT VCO for 5GHz wireless applications. Chinese Journal of Semiconductors, 2007, 28(6):824
- [5] Hajimiri A, Lee T H. Design issues in CMOS differential LC oscillators. IEEE J Solid-State Circuits, 1999.34(5):717
- [6] Frad A, Andreani P. An analysis of 1/f<sup>2</sup> phase noise in bipolar Colpitts oscillators. IEEE J Solid-State Circuits, 2007, 42(2);374
- Jerng A, Sodini C G. The impact of device type and sizing on phase noise mechanisms. IEEE J Solid-State Circuits, 2005, 40(2): 360
- [8] Feng H, Wu Q. A 2. 45GHz wide tuning range VCO using MOS varactor in 0. 35µm SiGe BiCMOS technology. IEEE International Symposium on Microwave, Antenna, Propagation and EMC Technologies for Wireless Communication Proceedings, 2005;10
- [9] Mourant J M, Imbornone J. A low phase noise monolithic VCO in SiGe BiCMOS. IEEE Radio Frequency Integrated Circuits Symposium,2000:65
- [10] Wang Xudong, Wang Dawn. Fully integrated low phase noise VCO design in SiGe BiCMOS. Technology, Radio and Wireless Conference, 2001:109
- [11] Lee J Y, Bae H C. A 1.8V fully differential VCO using SiGe BiC-MOS Process technology. International Conference on Microwave and Millimeter Wave Technology Proceedings, 2003;58
- [12] Esame O, Tekin I. A  $4.5 \sim 5.8$ GHz differential LC VCO using  $0.35 \mu$ m SiGe BiCMOS technology. Proceedings of the 1st European Microwave Integrated Circuits Conference, 2006, 417

## 基于 0.35µm SiGe BiCMOS 的 2.5GHz 低相位噪声 LC 压控振荡器的设计\*

张 健\* 陈立强 李志强 陈普峰 张海英

(中国科学院微电子研究所,北京 100029)

**摘要:**介绍了一个基于 0.35μm SiGe BiCMOS 工艺的 2.5GHz 低相位噪声 LC 压控振荡器.文章重新定义了压控振荡器工作区域.分析表明谐振回路的电感值和偏置电流对振荡器的相噪优化有重要的影响.本文同时分析了 CMOS 和 BJT 压控振荡器设计思路的不同.本设计中,采用键合线来实现谐振回路中的电感来进一步提高相噪性能.该 VCO 和其他模块集成在一起实现了一个环路带宽为 30kHz 的频率综合器.测试结果表明,当中心频率为 2.5GHz 时,在 100kHz 和 1MHz 的频偏处相噪分别为 – 95dBc/Hz 和 – 116dBc/Hz.工作电压为 3V 时,VCO 核心电路的电流消耗为 8mA.据我们所知,这是国内第一个采用 SiGe BiCMOS 工艺的差分压控振荡器.

关键词: SiGe BiCMOS; 压控振荡器; 电感值; 相位噪声
EEACC: 1230B; 2570K
中图分类号: TN433 文献标识码: A 文章编号: 0253-4177(2008)05-0827-05

<sup>\*</sup>国家自然科学基金(批准号:60276021)和国家重点基础研究发展规划(批准号:G2002CB311901)资助项目

<sup>\*</sup> 通信作者.Email:zhangjian@ime.ac.cn 2007-10-28 收到,2007-12-04 定稿