# A Frequency-Independent Equivalent Circuit for High-k Stacked Monolithic Transformers

Xia Jun, Wang Zhigong<sup>†</sup>, and Li Wei

(Institute of RF- & OE-ICs, Southeast University, Nanjing 210096, China)

Abstract: A new 2- $\Pi$  lumped element equivalent circuit model for high-k stacked on-chip transformers is proposed. The model parameters are extracted with high precision, mainly based on analytical methods. The developed model enables fast and accurate time domain transient analysis and noise analysis in RFIC simulation since all elements in the model are frequency independent. The validity of the proposed model has been demonstrated by a fabricated monolithic stacked transformer in TSMC's 0. 13 $\mu$ m mixed-signal (MS)/RF CMOS process.

Key words: high-k; stacked on-chip transformer; frequency-independent; equivalent circuitEEACC: 2570CLC number: TN432Document code: AArticle ID: 0253-4177(2008)08-1461-04

### **1** Introduction

Recently, monolithic transformers have been widely employed as important elements to enhance the performance of many kinds of RF blocks, including low noise amplifiers (LNA), voltage-controlled oscillators (VCO), and power amplifiers (PA)  $^{[1\sim3]}.$ There are three different on-chip transformer realizations, namely, the tapped, the interleaved, and the stacked<sup>[4]</sup>. The stacked can provide the highest coupling factor (k) and the best area efficiency, but has a lower self-resonance frequency (SRF). As an essential tool for circuit design, accurate equivalent circuit models of transformers, using lumped RLC elements, efficiently characterize their electrical performances for circuit simulation. Several models of stacked transformer have been presented in the past decade<sup>[4,5]</sup>. However, current models are frequencydependent because some elements in the models depend on frequency. It is difficult to incorporate frequency-dependent elements in SPICE-type simulators<sup>[6]</sup>. In addition, frequency-dependent models are not compatible with time domain transient analysis. Thus, it is important to investigate a frequencyindependent model for stacked transformers. In this paper, the on-chip high-k stacked transformer is introduced. Then, a lumped element frequency-independent model with high accuracy is presented. A stacked transformer is realized in TSMC's  $0.13\mu$ m RF/MS CMOS process. The S-parameter of the realized transformer is measured with an Agilent E8363B VNA. The measured results agree well with the modeling parameters.

### 2 High-k stacked monolithic transformer

Figure 1 shows a stacked structure monolithic transformer. It uses multiple metal layers and exploits both vertical and lateral magnetic coupling to provide the highest coupling factor (k) and the best area efficiency. The k factor can reach 0.9 or more, and the occupied chip area can be reduced significantly. The main drawback of this structure is the high port-toport capacitance, and consequently a lower SRF. But, the low SRF can be improved by increasing the oxide thickness between spirals in modern silicon-based multi-metal-level processes. In practice, this can be implemented by selecting proper metal levels. The kfactor must be decreased when the oxide thickness is increased. However, the change of port parasitic capacitance is much more sensitive than the k factor<sup>[4]</sup>. Therefore, decreasing the k factor is usually acceptable when the oxide thickness is increased to improve the SRF.



Fig.1 Stacked structure monolithic transformer

 $<sup>\</sup>dagger Corresponding \ author. Email: zgwang@seu. edu. cn$ 

Received 28 January 2008, revised manuscript received 26 March 2008



Fig. 2 Frequency-independent equivalent circuit for a stacked on-chip transformer in which all mutual inductances are not shown

## **3** Frequency independent equivalent circuit

The electrical performance of a transformer can be characterized by frequency domain network parameters, such as the S-, Y-, or Z-parameters. Yet an equivalent circuit is indispensable for circuit design due to the fact that the frequency domain network parameters cannot be employed in the time domain simulation or noise analysis. Moreover, as mentioned above, the equivalent circuit should be frequencyindependent. The proposed equivalent circuit for a stacked on-chip transformer is sketched in Fig. 2. There are a number of elements in the circuit model, and their physical meanings and how to extract their values according to the device's geometric dimensions will be presented in detail.

As shown in Fig. 2, based on the ladder circuit representation, a 2-∏ equivalent circuit model is built to capture the distributed characteristics of the monolithic transformer. First, the DC current is uniformly distributed inside the primary and secondary conductors, and can be characterized by  $R_{si}$  and  $L_{si}$  (i = 1, 2, ...(3,4) in series with mutual inductances denoted by  $M_{ii}$ (not shown in Fig. 2) between each two self inductances  $(L_{si}, L_{sj}, i, j = 1, 2, 3, 4, i < j)$ . As the frequency increases, the skin and proximity effect<sup>[7]</sup> will push the AC current to the metal surface, which results in a frequency dependent loss and inductance in the metal conductor. Unless frequency dependent components are employed, a simple RL series ( $R_{si}$  and  $L_{si}$ ) branch can not model this effect. Therefore, an additional RL ladder ( $R_{pi}$  and  $L_{pi}$ ) in parallel to the  $R_{si}$ (i = 1, 2, 3, 4) and twelve mutual inductances  $M_{pij}$  (not shown in Fig. 2 either) between  $L_{si}$  and  $L_{pj}$  (*i*, *j* = 1,  $(2,3,4,i \neq j)$  are introduced to model the frequency dependent loss and inductance. There are two kinds of parasitic capacitances that lead to the stacked on-chip transformer's lower SRF. One comes from horizontal electric field and the other is due to the vertical electric field. The capacitance  $CK_i$  (i = 1, 2, 3, 4) represents the coupling between the adjacent metal tracks of the primary or secondary coils of the transformer, respectively. The horizontal electric field coupling contributes to those capacitances. The overlap capacitance due to vertical electric field coupling between primary and secondary coils can be represented by  $C_{\text{OV}i}$  ( $i = 1 \cdots 7$ ). The other part of vertical capacitances is  $C_p$  and  $C_s$ , which represent the overlap capacitance between the spiral and underpass metal lines. The lossy capacitive coupling between the secondary of the stacked transformer and conductive substrate can be modeled by three RC subcircuits  $\{C_{\text{ox}i}, R_{\text{SUB}i}, C_{\text{SUB}i}, i = 1, 2, 3\}.$ 

In the proposed model, the most important aspect is the extraction of model parameters. The parameters extraction steps in this paper are mainly based on analytic methods. The components of the ladder subcircuits,  $L_{si}$ ,  $R_{si}$ ,  $L_{pi}$ ,  $R_{pi}$  (i = 1, 2, 3, 4) can be calculated by<sup>[8]</sup>:

$$R_{pi} = K_{R}R_{si}, L_{pi} = K_{L}L_{si}$$
(1)

$$R_{si} = (1 + 1/K_R) R_i^{dc}$$
 (2)

 $L_{\rm si} = L_i^{\rm dc} / [1 + K_{\rm L} (1 + K_{\rm R})^{-2}]$ (3)

where  $K_{\rm L}$  and  $K_{\rm R}$  are two introduced coefficients acquired by fitting optimization.  $R_i^{dc}$  and  $L_i^{dc}$  are the DC resistance and inductance of the *i*th spiral, respectively.  $R_i^{dc}$  is equal to the product of the metal sheet resistance and the aspect of the metal line (total metal length/metal width).  $L_i^{dc}$  can be calculated by an analytical equation<sup>[5]</sup>. The transformer mutual inductances  $M_{ii}(i, j = 1, 2, 3, 4, i < j)$  can be estimated using the expressions  $M_{ij} \approx \text{Imag}(Z_{ij})/\omega$ , where  $Z_{ij}$  are the elements of the Z-parameter matrix, which is converted from the measured S-parameter matrix, while  $\omega$ should be low (in this paper,  $\omega = 2\pi \times 100 \text{ MHz}$ ). Calculating the proximity effect mutual inductances  $M_{pij}$  $(i, j = 1, 2, 3, 4, i \neq j)$  by an analytical formula is difficult.  $M_{pij}$  is obtained also by fitting iteration. However, the variables to be fitted can be reduced to four using a symmetric layout. The lateral coupling capacitance  $CK_i$  (*i* = 1, 2, 3, 4) can be obtained by Gupta's fringing capacitance curves for coplanar rectangular coupled bars<sup>[9]</sup>. The total overlap capacitance between primary and secondary coils,  $C_{ov}$ , can be estimated by  $A \varepsilon / t_{OX} + P C_{PS}$ , where  $\varepsilon$  and  $t_{OX}$  are the oxide dielectric constant and thickness between primary and secondary, respectively. A is the area of the spirals,



Fig. 3 Micrograph of the implemented transformer

and *P* is the length of the shorter of the primary or secondary.  $C_{PS}$  is the per-unit-length specific capacitance whose value is obtained also by Gupta's fringing capacitance curves. The  $C_{OVi}$  (i = 1...7) is equal to  $1/8 C_{OV}$  for  $i \neq 4$  and  $1/4 C_{OV}$  for i = 4.  $C_P$  and  $C_S$  can be evaluated approximately by the commonly used parallel plate capacitor formula. The components related to the capacitive coupling between substrate and the secondary, { $C_{oxi}$ ,  $R_{SUBi}$ ,  $C_{SUBi}$ , i = 1, 2, 3} can be determined by a series of analytical formulas derived by Huo *et al*.<sup>[10]</sup> with the knowledge of transformer layout and process technology.

#### 4 Experimental verification

For demonstration, a stacked monolithic transformer has been fabricated in TSMC's 0.13 $\mu$ m RF/ MS CMOS process. Figure 3 shows the micrograph of the implemented transformer. The outer diameters of both the primary and secondary are  $300\mu m$  and the width of metal line is  $10\mu$ m. The spacing of adjacent metal lines is  $2\mu$ m and the turns of the primary and secondary are four. The S-parameters of the implemented transformer have been measured up to 5GHz by an Agilent E8363B VNA. The extracted equivalent circuit parameters of the transformer are as follows:  $L_{si} = 3.4 \text{nH}, L_{pi} = 1.3 \text{nH}, M_{ij} = 3.1 \text{nH}$  (where subscript i, j = 1, 2, 3, 4, i < j).  $R_{s1} = R_{s3} = 3.3\Omega, R_{s2} =$  $R_{s4} = 12.5\Omega, R_{p1} = R_{p3} = 1.6\Omega, R_{p2} = R_{p4} = 6.0\Omega. M_{p12}$  $= M_{p14} = M_{p32} = M_{p34} = -1.61 \text{ nH}, M_{p21} = M_{p41} = M_{p23}$  $= M_{p43} = -0.67 \text{ nH}, M_{p13} = M_{p31} = 1.90 \text{ nH}, M_{p24} = M_{p42}$ = -1.85nH.CK<sub>1</sub> = CK<sub>3</sub> = 317fF,CK<sub>2</sub> = CK<sub>4</sub> = 109fF. The total overlap coupling capacitance  $C_{ov}$  is 6. 1pF.  $C_{\rm P}$  and  $C_{\rm S}$  are 36.8fF and 34.4fF, respectively. The values of the substrate components are:  $C_{\text{OX1}}$  = 91.5fF,  $C_{\text{OX2}}$  = 109.4fF,  $C_{\text{OX3}}$  = 200.9fF;  $C_{\text{SUB1}}$  = 13.7fF,  $C_{SUB2} = 15.9$ fF,  $C_{SUB3} = 29.5$ fF;  $R_{SUB1} =$ 771.  $0\Omega$ ,  $R_{SUB2} = 663. 4\Omega$ ,  $R_{SUB3} = 340. 8\Omega$ . Figures 4 and 5 show comparisons between the modeled and measured S-parameters. The  $S_{11}$  and  $S_{22}$  of both are shown in Fig. 4. Figure 5 shows the modeled and measured



Fig. 4  $S_{11}$  and  $S_{22}$  of the fabricated stacked transformer

 $S_{21}$ . The modeled results show a high agreement with the measured up to 5GHz. As a matter of fact, the SRF of the fabricated transformer is lower than 2GHz and the operating frequency is about 1GHz. Thus, the proposed equivalent circuit has better accuracy in RFIC simulation.

### 5 Conclusion

In this paper, a new 2-II frequency-independent equivalent circuit model for high-k stacked on-chip transformers has been developed. The model parameters are extracted mainly based on analytical methods. Since all components are frequency independent, it is fully compatible with time domain transient analysis. An on-chip stacked transformer has been fabricated in TSMC's 0.13 $\mu$ m RF/MS CMOS process to demonstrate the validity of the proposed model. Agreement was achieved between the measured and modeled S-parameters up to 5GHz, which is much higher than SRF.

Acknowledgement The authors would like to give thanks to TSMC for the support from this corporation.



Fig. 5  $S_{21}$  of the fabricated stacked transformer

#### References

- [1] Cassan D J, Long J R. A 1-V transformer-feedback low-noise amplifier for 5-GHz wireless LAN in 0. 18-µm CMOS. IEEE J Solid-State Circuits, 2003, 38(3); 427
- [2] Kwok K C, Luong H C. Ultra-low-voltage high-performance CMOS VCOs using transformer feedback. IEEE J Solid-State Circuits, 2005, 40(3):652
- Bakalski W, Simburger W, Thuringer R, et al. A fully integrated
  5. 3-GHz 2. 4-V 0. 3-W SiGe bipolar power amplifier with 50-W
  output. IEEE J Solid-State Circuits, 2004, 39(7):1006
- [4] Mohan S S, Yue C P, Hershenson M, et al. Modeling and characterization of on-chip transformers. IEEE IEDM Proceedings, 1998;531

- [5] Biondi T, Scuderi A, Argons' E, et al. Analysis and modeling of layout scaling in silicon integrated stacked transformers. IEEE Trans Microw Theory Tech, 2006, 54(5):2203
- [6] Yue C P, Wong S S. Physical modeling of spiral inductors on silicon. IEEE Trans Electron Devices, 2000, 47(3):560
- [7] Cao Y, Groves R A, Huang X J, et al. Frequency-independent equivalent-circuit model for on-chip spiral inductors. IEEE J Solid-State Circuits, 2003, 38(3): 419
- [8] Gao W, Jiao C, Liu T, et al. Scalable compact circuit model for differential spiral transformers in CMOS RFICs. IEEE Trans Electron Devices, 2006, 53(9): 2187
- [9] Gupta R R. Fringing capacitance curves for coplanar rectangular coupled bars. IEEE Trans Microw Theory Tech, 1969, 17(8):637
- [10] Huo X, Chen K J, Luong H, et al. Accurate modeling of lossy silicon substrate for on-chip inductors and transformers design. Radio Frequency Integrated Circuits Symposium, 2004;627

# 高耦合系数层叠结构片上变压器的频率无关等效电路

#### 夏 峻 王志功† 李 伟

(东南大学射频与光电集成电路研究所,南京 210096)

**摘要:**针对高耦合系数层叠结构的片上变压器提出了一个新型 2-Ⅱ 集总元件等效电路模型.主要基于解析公式提取了该模型的元件 参数.由于该模型中全部元件取值均与工作频率无关,因此该模型完全可以用于射频集成电路设计中的时域瞬态仿真及噪声分析.为 了验证该模型的精度,采用台湾半导体制造有限公司(TSMC)提供的 0.13µm 混合信号/射频 CMOS 工艺实际制作了一个高耦合系数 层叠结构片上变压器,并使用 Agilent E8363B 矢量网络分析仪测量了其 *S* 参数.测量结果表明该模型在高于两倍自谐振频率范围内 均能够与测试结果很好地符合.

关键词: 层叠结构; 片上变压器; 频率无关; 等效电路 EEACC: 2570 中图分类号: TN432 文献标识码: A 文章编号: 0253-4177(2008)08-1461-04

<sup>\*</sup> 通信作者.Email:zgwang@seu.edu.cn 2008-01-28 收到,2008-03-26 定稿