# Design procedure for optimizing CMOS low noise operational amplifiers

Li Zhiyuan(李志远), Ye Yizheng(叶以正)<sup>†</sup>, and Ma Jianguo(马建国)

(Microelectronics Center, Harbin Institute of Technology, Harbin 150001, China)

**Abstract:** This paper presents and experimentally verifies an optimized design procedure for a CMOS low noise operational amplifier. The design procedure focuses on the noise performance, which is the key requirement for low noise operational amplifiers. Based on the noise level and other specifications such as bandwidth, signal swing, slew rate, and power consumption, the device sizes and the biasing conditions are derived. In order to verify the proposed design procedure, a three-stage operational amplifier has been designed. The device parameters obtained from the proposed design procedure closely agree with the simulated results obtained by using HSPICE.

**Key words:** design procedure; noise; operational amplifier; optimize **DOI:** 10.1088/1674-4926/30/4/045005 **EEACC:** 1220

### 1. Introduction

CMOS operational amplifiers (opamps) are important parts in analog ICs<sup>[1]</sup>. The noise performance of opamps is one of the key requirements because it deteriorates the signal-tonoise-ratio (SNR) of circuits<sup>[2]</sup>. For applications that require high quality signals, such as professional audio equipment and precise instruments, it is necessary to minimize any kind of noise. However, a low noise performance usually comes at the price of lower speed and higher power consumption. From an application perspective, low noise opamps should have an overall optimized performance with the noise level being the most important parameter. Thus, a good design procedure is important for optimizing opamps. Analytical methods can give an insight into the design.

Several design procedures dealing with the noise performance of opamps have been presented in the literature [1,3,4]. These design procedures mainly aim at two-stage opamps assuming that long-channel devices are used in the circuits. Moreover, these procedures often do not start with the key specification in mind or emphasize only the relationship between a certain specification and the circuit or devices parameters. However, several new problems have to be considered when using CMOS technology with deep-submicron feature size with the goal of increasing the speed and reducing the chip size. First, often short-channel devices are used in analog circuits. However, typical long-channel noise models cannot predict the noise behavior of short-channel MOSFETs<sup>[5]</sup> very well. Using such a model has a negative impact on the accuracy of the design. Second, finding a compromise between contradicting specifications becomes more difficult as the power supply voltage decreases<sup>[6]</sup>, which means we must consider how to manually calculate a design before starting a simulation in order to allow for a conclusive and timely circuit design. Hence, an effective design procedure for optimizing CMOS low noise opamps is needed.

In this work, a noise-based optimized design of a threestage operational amplifier is discussed as a concrete example, in order to illustrate the proposed optimized design procedure starting from a key specification.

## 2. Topology of the circuit

For an application which requires low noise opamps with high gain, good stability, low voltage, and low power consumption, the noise performance is the key specification. To meet these design objectives while keeping a focus on the noise performance, a three-stage opamp topology was chosen. This topology uses a transconductance with capacitive feedback as a compensation technique (TCFC)<sup>[7]</sup>, as shown in Fig. 1. The opamp includes three transconductance stages. The input stage is a classical folded cascade operational transconductance amplifier (OTA). The differential pair (M1 and M2) has an input transconductance  $g_{m1}$ . The second stage is a gain boosting stage. The transistor M9 provides the second-stage transconductance  $g_{m9}$ , and the transistor M12 acts as the feedback transconductance  $g_{m12}$ . The output stage is a push-pull stage. The transistor M15 acts as the output stage transconductance  $g_{m15}$ , while the transistor M14 acts as the feed-forward transconductance stage  $g_{m14}$ .  $C_{m1}$  is the Miller capacitor establishing the outer feedback loop.  $C_{m2}$  is the other feedback capacitor, which forms the internal feedback loop together with the feedback  $g_{m12}$ .

# 3. Circuit design and analysis

The input stage determines the noise performance of the



Fig. 1. Schematic of a three-stage opamp.

© 2009 Chinese Institute of Electronics

Corresponding author. Email: microelectronic@163.com
 Received 8 August 2008, revised manuscript received 14 December 2008

overall circuit. For convenience, we assume that the noise from the second and the output stage is negligible. If the noise in each MOSFET is represented by its equivalent input voltage noise, the equivalent input-referred voltage noise for the input stage can be calculated by

$$\overline{v_{\text{in,total}}^2}(V^2/\text{Hz}) = 2\left[\overline{v_{\text{in,M1}}^2} + \alpha^2 \overline{v_{\text{in,M3}}^2} + \beta^2 \overline{v_{\text{in,M7}}^2}\right], \quad (1)$$

in which  $\alpha = g_{m3}/g_{m1} < 1, \beta = g_{m7}/g_{m1} < 1$ .

From Eq. (1),  $\alpha$  and  $\beta$  should be as small as possible, and  $g_{m1}$  should be as large as possible in order to reduce the noise contribution from transistors acting as loads or current sources. This basic theory provides the theoretical foundation for optimizing low noise opamps.

### 3.1. Derivation of the specifications

In this paper, the proposed design procedure for the low noise opamps assumes that the following specifications are required: equivalent input-referred noise voltage  $(\overline{v_{in,total}^2})$ , gainbandwidth (GBW), power consumption (*P*), slew rate (SR), input common-mode range (ICMR), and output swing (OS).

Since the noise performance is an important specification for low noise opamps, we first begin with noise models. The channel thermal noise and the flicker noise of MOSFETs dominate the noise performance of opamps. For design simplicity, we only consider the thermal noise in the design procedure. The flicker noise can be improved by increasing the device area.

For the design procedure, an analytical channel thermal noise model valid for both short-channel and long-channel MOSFETs will be used here. The measurement results can be fitted by a noise model given as<sup>[8]</sup>

$$S_{id}(A^{2}/Hz) = (4k_{B}T/I_{DS}) G_{d}^{2}V_{deff} m,$$
  

$$m = (1 - u + \frac{u^{2}}{3}) + b(b - \frac{u}{2} + 1) + \frac{b^{3}}{u} \ln \frac{1 - b}{1 - u - b},$$
  

$$G_{d} = \mu_{eff}WC_{ox}V_{gseff}/(L_{elec} + V_{deff}/E_{crit}),$$
  

$$u = A_{bulk}V_{deff}/(V_{gseff} + 2\phi_{t}),$$
  

$$b = I_{DS}/W\mu_{eff}C_{ox}V_{gseff}E_{crit},$$
  
(2)

where  $k_{\rm B}$  is the Boltzmann constant, *T* is the absolute temperature,  $I_{\rm DS}$  is the drain current,  $A_{\rm bulk}$  is the bulk effect parameter,  $\phi_{\rm t}$  is the thermal voltage,  $L_{\rm elec}$  is the electrical channel length,  $E_{\rm crit}$  is the critical electrical field,  $V_{\rm gseff}$  is the effective overdrive voltage<sup>[9]</sup>, and  $V_{\rm deff}$  is the effective drain voltage<sup>[9]</sup>.  $V_{\rm deff}$ approaches  $V_{\rm DS}$  when  $V_{\rm DS} < V_{\rm DSAT}$ , and it approaches  $V_{\rm DSAT}$ when  $V_{\rm DS} > V_{\rm DSAT}^{[9]}$ .

The voltage noise spectrum density and the current noise spectrum density can be converted by  $S_{id}(A^2/Hz) = \overline{v_{id}^2}(V^2/Hz) \cdot g_m^2$ . Substituting Eq. (2) into Eq. (1), yields

$$\overline{v}_{in,total}^2(V^2/Hz) = 2[S_{id,M1} + S_{id,M3} + S_{id,M7}]/g_{m1}^2.$$
 (3)

The transistors in analog ICs mostly operate under strong inversion, and the transconductance can be obtained as

$$g_{\rm m} = \sqrt{2\mu_{\rm eff}C_{\rm ox}(W/L_{\rm elec})I_{\rm DS}} = 2I_{\rm DS}/V_{\rm gseff} = G_{\rm d}.$$
 (4)

Using Eqs. (2) and (4), while assuming  $E = V_{\text{deff}}/L_{\text{elec}}$  for saturated transistors, Equation (3) can be rewritten as

$$\overline{v}_{\rm in,total}^2(V^2/\text{Hz}) = \frac{16k_{\rm B}T}{g_{\rm m1}}[m_{\rm M1} + \alpha m_{\rm M3} + \beta m_{\rm M7}], \qquad (5)$$

in which  $m_{M1}$ ,  $m_{M3}$ , and  $m_{M7}$  correspond to the *m* in Eq. (2) for the transistors M1, M3, and M7, respectively. For a saturated transistor under strong inversion, *b* in Eq. (2) can be simplified as  $b = V_{gseff}/(2L_{elec}E_{crit})$ .

From Eq. (5), the noise performance of the operational amplifier is inversely proportional to  $g_{m1}$ . Hence, special care has to be taken when designing the input stage and thus  $g_{m1}$ . Furthermore, the noise spectrum density also depends on the effective overdrive voltages of M1, M3, and M7. Thus, we will relate these device parameters to the required specifications in the following derivation. For convenience, we will denote the effective overdrive voltage and the drain current for M*i* as  $V_{\text{gseff}i}$  and  $I_i$ , respectively. "M*i*" stands for the transistors (M0–M15) in Fig. 1.

From Ref. [7], the performance parameters  $\omega_0$  and SR can be given by

$$\omega_0 = 2\pi \times \text{GBW} = A_{\text{dc}} |p_{-3\text{dB}}| = g_{\text{m1}}/C_{\text{m1}}, \quad (6)$$

$$SR = \min(2I_1/C_{m1}, I_{14}/C_L),$$
(7)

where  $\omega_0$  is the unity gain bandwidth,  $A_{dc}$  is the DC gain,  $p_{-3dB}$  is the dominant pole, and  $C_L$  is load capacitance.

The opamp in Fig. 1 has a feed-forward stage  $g_{m14}$ , which forms a push-pull output stage that slews fast in both directions. Therefore, the input stage driving the Miller capacitance becomes the dominant limitation of the overall SR. The SR can be written as

$$SR = I_0 / C_{m1} = 2I_1 / C_{m1} = g_{m1} V_{gseff1} / C_{m1}.$$
 (8)

From Eqs. (4) and (6),

$$V_{\text{gseff1}} = \text{SR}/\omega_0. \tag{9}$$

If we define  $V_{\text{HR}}^{\text{CM}}$  as the opamp head room voltage of the input common-mode range, i.e.,  $V_{\text{HR}}^{\text{CM+}} = V_{\text{DD}} - V_{\text{in,CM}}^{\text{max}}$  and  $V_{\text{HR}}^{\text{CM-}} = V_{\text{in,CM}}^{\text{min}} - \text{GND}$ , it can be shown that

$$V_{\rm HR}^{\rm CM+} = V_{\rm gseff0} + V_{\rm gseff1} + |V_{\rm TH,P}|,$$

$$V_{\rm HR}^{\rm CM-} = V_{\rm gseff3} - |V_{\rm TH,P}| + V_{\rm TH,N},$$
(10)

in which  $V_{\text{TH,P}}$  and  $V_{\text{TH,N}}$  represent the threshold voltages of the PMOS and NMOS, respectively. In the same way, we define  $V_{\text{HR}}^{\text{out}}$  as the head room voltage of the output voltage swing, i.e.,

$$V_{\rm HR}^{\rm out+} = V_{\rm DD} - V_{\rm out}^{\rm Max}$$
,  $V_{\rm HR}^{\rm out-} = V_{\rm out}^{\rm Min} - {\rm GND}$ .

The following relations can be obtained:

$$V_{\rm HR}^{\rm out+} = V_{\rm gseff14},$$

$$V_{\rm HR}^{\rm out-} = V_{\rm gseff15}.$$
(11)

For minimizing the offset, accurate matching must be guaranteed. Thus we set

$$V_{\text{gseff7}} = V_{\text{gseff9}} = V_{\text{gseff14}} = V_{\text{HR}}^{\text{out+}},$$

$$V_{\text{gseff10}} = V_{\text{gseff13}} = V_{\text{gseff15}} = V_{\text{HR}}^{\text{out-}}.$$
(12)

To avoid the slewing effect in high-speed circuits with large signal levels, the drain current  $I_3$  of M3 should be larger than  $I_0$ . If we assume that  $I_3 = I_0 = 2I_1$ , then  $I_7 = I_3 - I_1 = I_1$ . Thus, using Eqs. (2), (7), (8) and (10),  $\alpha$  and  $\beta$  can be expressed by the required specifications as

$$\alpha = \frac{2 \cdot \text{SR}}{\omega_0 (V_{\text{HR}}^{\text{CM-}} + |V_{\text{TH,P}}| - V_{\text{TH,N}})},$$

$$\beta = \text{SR}/(\omega_0 V_{\text{HR}}^{\text{out+}}).$$
(13)

This is different from the presumed values for  $\alpha$  and  $\beta$  in Ref. [3].

Up to now, the effective overdrive voltages for all transistors have been related to the required specifications. The drain currents  $I_3$  and  $I_7$  depend on  $I_1 = (g_{m1}V_{gseff1})/2$ . Thus,  $g_{m1}$ should firstly be calculated according to the required specifications. Therefore, we will first determine the device sizes and biasing conditions starting from  $g_{m1}$  in section 3.2.

### **3.2. Design procedure**

Based on the aforementioned analysis, we will design the device sizes and biasing conditions by the following steps: **Step 1:** Calculate the key variable  $g_{m1}$  based on the required noise performance. From Eq. (3),

$$g_{m1} = \frac{16k_BT}{\overline{v_{in,thermal}^2}} (m_{M1} + \alpha m_{M3} + \beta m_{M7}).$$
(14)

The obtained  $g_{m1}$  from Eq. (12) should be the minimum value for ensuring the noise performance. Relaxing the noise requirement allows for more margins in the design.

Step 2: Calculate  $C_{m1}$ .

From Eq. (6),

$$C_{\rm m1} = g_{\rm m1}/\omega_0.$$
 (15)

**Step 3:** Calculate the drain currents  $I_1$ ,  $I_3$ ,  $I_7$  and  $I_0$ .

$$I_{1} = \frac{g_{m1}V_{gseff1}}{2} = \frac{g_{m1}}{2}\frac{SR}{\omega_{0}},$$

$$I_{3} = \frac{\alpha g_{m1}V_{gseff3}}{2} = \frac{\alpha g_{m1}}{2}(V_{HR}^{CM-} + |V_{TH,P}| - V_{TH,N}),$$

$$I_{7} = \frac{\beta g_{m1}V_{gseff7}}{2} = \frac{\beta g_{m1}}{2}V_{HR}^{out+},$$

$$I_{0} = 2I_{1}.$$
(16)

As a result,  $(W/L)_1$ ,  $(W/L)_3$ ,  $(W/L)_7$  and  $(W/L)_0$  can be calculated using the square law of drain currents, in which we express the effective mobilities as  $\mu_{\text{eff},\text{P}}$  and  $\mu_{\text{eff},\text{N}}$  for the PMOS

and the NMOS, respectively.

$$(W/L)_{1} = \frac{g_{m1}}{\mu_{\text{eff},P}C_{\text{ox}}(\text{SR}/\omega_{0})},$$

$$(W/L)_{3} = \frac{\alpha g_{m1}}{\mu_{\text{eff},N}C_{\text{ox}}(V_{\text{HR}}^{\text{CM-}} + |V_{\text{TH},P}| - V_{\text{TH},N})},$$

$$(W/L)_{7} = \frac{\beta g_{m1}}{\mu_{\text{eff},P}C_{\text{ox}}V_{\text{HR}}^{\text{out+}}},$$

$$(W/L)_{0} = \frac{2g_{m1}\text{SR}/\omega_{0}}{\mu_{\text{eff},P}C_{\text{ox}}V_{\text{HR}}^{\text{out+}}}.$$
(17)

$$\mu_{\rm eff,P}C_{\rm ox}(V_{\rm HR}^{\rm CM+} - {\rm SR}/\omega_0 - |V_{\rm TH,P}|)$$

Step 4: Calculate  $(W/L)_{14}$  and  $(W/L)_{15}$ .

From Eqs. (7) and (11), we assume  $I_{14} = 4.5 \text{SR}C_{\text{L}}$ , then

$$(W/L)_{14} = \frac{4.5 \text{SR}C_{\text{L}}}{\mu_{\text{eff},\text{P}}C_{\text{ox}}(V_{\text{HR}}^{\text{out+}})^2/2},$$

$$(W/L)_{15} = \frac{4.5 \text{SR}C_{\text{L}}}{\mu_{\text{eff},\text{N}}C_{\text{ox}}(V_{\text{HR}}^{\text{out-}})^2/2}.$$
(18)

**Step 5:** Calculate  $(W/L)_9$ ,  $(W/L)_{10}$  and  $(W/L)_{13}$ .

The quiescent power consumption of the opamp shown in Fig. 1 can be expressed as

$$P = (I_0 + 2I_7 + I_9 + I_{13} + I_{14})V_{\rm DD}.$$
 (19)

If we assume that  $I_9 = 2I_{13}$ , the width-to-length ratios of M9, M10 and M13 can be written as

$$(W/L)_{9} = \frac{(2/3)(P/V_{\rm DD} - I_0 - 2I_7 - I_{14})}{\mu_{\rm eff,P}C_{\rm ox}(V_{\rm HR}^{\rm out+})^2/2}$$
$$(W/L)_{10} = \frac{(2/3)(P/V_{\rm DD} - I_0 - 2I_7 - I_{14})}{\mu_{\rm eff,N}C_{\rm ox}(V_{\rm HR}^{\rm out-})^2/2}$$
(20)

$$(W/L)_{13} = (W/L)_{10}/2.$$

**Step 6:** Decide on  $(W/L)_5$ ,  $(W/L)_{11}$ ,  $(W/L)_{12}$  and  $C_{m2}$ .

The drain current of M11 or M12 is equivalent to that of M13, and the drain current of M5 is equivalent to that of M7. The bias voltages F, D, and B for M11, M12, and M5 can be adjusted by the bias circuit. Thus  $(W/L)_{11}$ ,  $(W/L)_{12}$ , and  $(W/L)_5$  can be chosen freely. For the stability of the opamp, it is necessary that  $C_{m2} \gg C_2$ ,  $g_{m9}/C_2 \gg 2\pi$ GBW, and  $C_L \gg C_{m1}$ , where  $C_2$  is a lumped parasitic capacitance.

#### 3.3. Extension of the design procedure

The design procedure described in section 3.2 aims at low noise opamps, e.g., opamps for which the noise performance is considered to be the key specification. In fact, the design procedure can be extended to designs using the other specification, such as bandwidth or slew rate, as the key parameter depending on the requirements of the application. For example, for an opamp which needs to drive a large load capacitance  $C_L$ ,  $I_{14}/C_L$  in Eq. (9) might become the dominant limitation of the SR. As a result,  $I_{14}$  becomes the key design variable, and thus should be calculated first. Moreover, the design procedure can also be extended to other opamp structures. However, this might require modifying the given equations based on smallsignal frequency response analysis. For example, for a basic

#### Li Zhiyuan et al.

Table 1. Expected specifications and constraints for our opamp.

| Electrical parameters                 | Expected |
|---------------------------------------|----------|
| Supply voltage (V)                    | 1.8      |
| Load capacitance $C_L(pF)$            | 5        |
| GBW (MHz)                             | 80       |
| Power consumption (mW)                | < 1.2    |
| Slew rate $(V/\mu s)$                 | > 12     |
| Input noise $(nV/\sqrt{Hz})$ @ 10 MHz | 35       |
| DC gain: $A_{dc}(dB)$                 | > 100    |
| Phase margin (°)                      | > 45     |
| Input common range (V)                | 0-1.265  |
| Outout voltage swing (V)              | 0.3–1.6  |

| Table 2. Simulated   | design  | parameters | of the | opamp  | in | Fig. | 1. |
|----------------------|---------|------------|--------|--------|----|------|----|
| racie 2. Similaratea | acorpri | parativero | 01 the | opennp |    |      | -  |

| Device<br>parameter | From Eq. (21)          | From Eq. (14)          | Simulated by HSPICE    |
|---------------------|------------------------|------------------------|------------------------|
| $g_{m1}$            | $1.396 \times 10^{-5}$ | $1.9 \times 10^{-3}$   | $1.489 \times 10^{-3}$ |
| $g_{\rm m3}$        | $6.759 \times 10^{-6}$ | $9.352 \times 10^{-4}$ | $1.063 \times 10^{-3}$ |
| $g_{ m m7}$         | $1.667 \times 10^{-6}$ | $2.307\times10^{-4}$   | $2.219\times10^{-4}$   |
| $g_{ m m9}$         | $1.8 \times 10^{-3}$   | $1.3 \times 10^{-3}$   | $9.876 	imes 10^{-4}$  |
| $g_{ m m14}$        | $1.8 \times 10^{-3}$   | $1.8 \times 10^{-3}$   | $1.841 \times 10^{-3}$ |
| $g_{\rm m15}$       | $2.7 \times 10^{-3}$   | $2.7 \times 10^{-3}$   | $2.564 \times 10^{-3}$ |
| $C_{m1}(pF)$        | 0.02161                | 3.8449                 | 3                      |

two-stage CMOS opamp composed of seven transistors, Equation (14) becomes simpler because the third term can be removed. In theory, the design procedure can be adapted for other design objectives or other opamp topologies.

In addition, the design procedure is not only valid for deep-submicron CMOS technologies, but also can be applied to long-channel CMOS technologies. This is due to the fact that the noise model (2) can predict the noise behaviors of both short and long-channel devices<sup>[8]</sup>. Thus, our work makes it possible to use both short and long-channel transistors in analog circuits, which will improve the flexibility of choosing the CMOS technology for an opamp design.

The validity of the design procedure is proved by comparing the design objectives and measured results in section 4.

# 4. Experimental results

### 4.1. Simulated results

The chosen specifications for our opamp are shown in Table 1. From the aforementioned analysis, the transconductances of the devices are directly related to the required specifications of the opamp. The transconductances of the devices calculated from Eq. (3) are given in Table 2. For comparison, the transconductances were also calculated using the longchannel noise model, given by

$$g_{m1} = \frac{8k_{\rm B}T\gamma}{\frac{v_{\rm in, thermal}^2}{v_{\rm in, thermal}^2}}(1+\alpha+\beta), \quad \gamma = 2/3. \tag{21}$$

It is obvious from Table 2, that the noise model for long-



Fig. 2. Microphotograph of the implemented opamp.



Fig. 3. Measured output noise spectrum density of the opamp.

channel devices (Eq. (21)) is not valid for deep-submicron CMOS technology. The parameters calculated from Eq. (14) are very close to the parameters simulated by HSPICE. This indicates that the proposed design procedure is valid, and the analytical noise model proposed in our previous work<sup>[8]</sup> improves the design accuracy. For the application, device sizes and biasing conditions can be calculated from the transconductances of the devices and the effective overdrive voltages.

### 4.2. Measured results

The opamp was fabricated in a standard 0.18  $\mu$ m CMOS process. A microphotograph of the fabricated amplifier is shown in Fig. 2. The active area for the opamp is about 0.0214 mm<sup>2</sup>.

The opamp was measured using a frequency spectrum analyzer (Agilent E4440A) and an oscilloscope (Tektronix TDS2014B). The measured noise spectrum density was converted into dBm by FFT analysis, as shown in Fig. 3. Data given in dBm, as measured by a frequency spectrum analyzer, can be converted into the frequency spectrum density  $(V/\sqrt{Hz})^{[10]}$  by

$$S_{\rm id}({\rm V}/{\rm \sqrt{Hz}}) = \frac{\sqrt{(10^{N[dBm]/10})(1{\rm mW})R}}{\sqrt{K_{\rm n}{\rm RBW}}},$$
 (22)

where RBW is the resolution bandwidth, R is the source resistance,  $K_n$  is the coefficient used to convert resolution bandwidth to resolution noise bandwidth, i.e.,  $K_n$  is 1.056 for FFT analysis. Given in Fig. 3 is the output noise spectrum density.



Fig. 4. Measured AC gain of the opamp versus frequency.

By dividing the output noise spectrum density by the AC gain, the equivalent input-referred noise can be obtained. The measured AC gain, is shown in Fig. 4.

The measured and simulated results are summarized in Table 3. Both results closely meet the required specifications. The discrepancy of the measured and simulated results might result from parasitic effects. The simulated noise contribution from the second stage and the output stage to the input-referred noise are  $5.9 \times 10^{-10}$  and  $2.24 \times 10^{-14}$  V/  $\sqrt{\text{Hz}}$ , respectively. This justifies the assumption of ignoring the noise from the second stage and the output stages. The measured input noise spectrum density is slightly higher than the expected input noise substrate coupling and flicker noise.

### 5. Conclusion

A tradeoff design procedure based on noise considerations for optimizing low noise operational amplifiers has been presented. The modeled and measured results confirm that the proposed design procedure is valid. Device sizes and biasing conditions obtained from hand calculations are very useful in terms of a conclusive and timely circuit design. The design procedure makes it possible to use both short and long-channel devices in analog circuits. Moreover, the procedure can be extended to other key specifications or opamp topologies. The design procedure can be integrated into an analog computer aided design tool, which could pave the way for an easier design of operational amplifiers.

| Electrical parameters       | Simulation results by HSPICE | Measured results |  |  |
|-----------------------------|------------------------------|------------------|--|--|
| GBW (MHz)                   | 86.7                         | 79.4             |  |  |
| Power consumption (mW)      | 1.12                         | 1.27             |  |  |
| Slew rate $(V/\mu s)$ (+/-) | 14.6/12.4                    | 11/8             |  |  |
| Equivalent input noise      | 32.67                        | 37.16            |  |  |
| $(nV/\sqrt{Hz})$ @10 MHz    |                              |                  |  |  |
| DC gain: $A_{dc}$ (dB)      | 114                          | 108              |  |  |
| Gain (dB)@10 kHz            | 82.8                         | 76.8             |  |  |
| Phase margin (°)            | 51.2                         | —                |  |  |
| Input common range (V)      | 0–1.44                       | 0-1.25           |  |  |
| Output voltage swing (V)    | 0-1.80                       | 0.35-1.7         |  |  |

# References

- Mahattanakul H, Chutichatuporn J. Design procedure for two-stage CMOS opamp with flexible noise-power balancing scheme. IEEE Trans Circuits Syst I-Regular Papers, 2005, 52(8): 1508
- [2] Gray P R, Hurst P J, Lewis S H. Analysis and design of analog integrated circuits. 4th ed. John Wiley & Sons, Inc, 2001
- [3] Palmisano G, Palumbo G, Pennisi S. Design procedure for twostage CMOS transconductance operational amplifiers: a tutorial. Analog Integr Circuits Process, 2001, 27(3): 179
- [4] Chan P K, Ng L S, Siek L, et al. Designing CMOS foldedcascode operational amplifier with flicker noise minimization. Microelectron J, 2001, 32(1): 69
- [5] Jindal R P. Compact noise models for MOSFETs. IEEE Trans Electron Devices, 2006, 53(9): 2051
- [6] Mazhari B. Amplifier analysis: a tradeoff perspective. IEEE Trans Education, 2005, 48(1): 111
- [7] Peng X, Sansen W. Transconductance with capacitance feedback compensation for multistage amplifiers. IEEE J Solid-State Circuits, 2005, 40(7): 1514
- [8] Li Zhiyuan, Ma Jianguo, Ye Yizheng, et al. Compact channel noise models for deep submicron MOSFETs. IEEE Trans Electron Devices, accepted
- [9] Berkeley, BSIM3v3 manual. vol. CA 94720: Department of Electrical Engineering and Computer Science, University of California, 1995
- [10] Kay A. Intrinsic noise analysis and measurements of OPAMPS. www.21IC.com, 2007