# Effects of pattern characteristics on the copper electroplating process\*

Ruan Wenbiao(阮文彪)<sup>†</sup>, Chen Lan(陈岚)<sup>†</sup>, Li Zhigang(李志刚), Ye Tianchun(叶甜春), Ma Tianyu(马天宇), and Wang Qiang(王强)

Institute of Microelectronics, Chinese Academy of Sciences, Beijing 100029, China

**Abstract:** The non-planarity of a surface post electroplating process is usually dependent on variations of key layout characteristics including line width, line spacing and metal density. A test chip is designed and manufactured in a semiconductor foundry to test the layout dependency of the electroplating process. By checking test data such as field height, array height, step height and SEM photos, some conclusions are made. Line width is a critical factor of topographical shapes such as the step height and height difference. After the electroplating process, the fine line has a thicker copper thickness, while the wide line has the greatest step height. Three typical topographies, conformal-fill, supper-fill and over-fill, are observed. Moreover, quantified effects are found using the test data and explained by theory, which can be used to develop electroplating process modeling and design for manufacturability (DFM) research.

Key words: ULSI; electroplating; CEAC; pattern dependency; systematic variations; DFM DOI: 10.1088/1674-4926/32/5/055010 PACC: 4285D; 6220P

# 1. Introduction

Electroplating (ECP) and chemical mechanical planarization (CMP) processes have gained broad applications in the back-end process of sub-130 nm technology nodes<sup>[1, 2]</sup>. Moreover, continued aggressive scaling down of the ULSI feature size requires better planarization of chip surface topography in order to improve manufacturability, timing, reliability and yield. Hence, it is extremely important to reduce systematic topography variations during the fabrication process.

The post-ECP topography strongly depends on layout patterns. The following is a CMP process in which excess overflowing Cu is removed from the oxide  $surface^{[3,4]}$ . The post-CMP topography will be influenced by the ECP process. To improve ECP performance, an understanding of the layout and process dependencies is required, and some research papers have been published about this. The curvature enhanced accelerator coverage (CEAC) mechanism was developed to describe the effect of area change on adsorbate coverage and explore the consequences on the rate of metal deposition and resulting shape evolution during growth on non-planar substrates [5-7]. Park<sup>[8]</sup> found that the post-ECP topography is strongly dependent on layout patterns and developed the first ECP empirical models to show this dependency. Luo<sup>[2]</sup> put forward some problems of Park's model and proposed a physics-based layout dependent ECP topography model. In Luo's model, there are much fewer calibration parameters and it has the first metal filling algorithm to guide metal filling in order to improve the ECP process capability from a design angle<sup>[9, 10]</sup>. The CEAC mechanism can explain supper fill very well, but it can not quantify pattern-dependent phenomena. Park and Luo's model can simulate pattern dependency with some precision, but the accuracy

is limited, especially for fine line and spacing with the continued aggressive scaling down of ULSI feature size. In order to accurately detect the pattern dependent characters, we design all kinds of line and spacing structures in our test chip and process it in a 65 nm process foundry. Finally, we explore the verified pattern dependency of the ECP process and draw some conclusions, which will be helpful for designers and process engineers.

# 2. Mechanisms of the electroplating process

In electroplating, as Figure 1 shows, a wafer coated with a thin electrically conductive layer of seed Cu is immersed in a solution containing dissolved salts of the metal to be deposited. The set up includes a cathode and an anode. When current is applied, the electrical energy carried is converted to chemical energy by decomposition, a reaction in which the elements are divided into positive and negative charged ions. The movement of positively charged ions towards the cathode surface results in metal deposition. This can be described by the following equation:  $Cu^{2+} + 2e^{-} = Cu$ . The Cu ions depleted from the



Fig. 1. An electroplating system.

<sup>\*</sup> Project supported by the National Major Science and Technology Special Project of China during the 11th Five-Year Plan Period (No. 2008ZX01035-001-08).

<sup>†</sup> Corresponding author. Email: ruanwenbiao@ime.ac.cn; chenlan@ime.ac.cn Received 22 July 2010, revised manuscript received 29 December 2010



Fig. 2. Scheme of a bottom-up deposition.

chemical solution will be replenished from the solid Cu anode. This can be described by the following equation:  $Cu - 2e^- = Cu^{2+}$ .

Figure 2 shows the scheme of a bottom-up deposition for micro-via metallization. To achieve such a fill behavior, additive chemicals known as accelerators, suppressors and levels are added to the plating solution. The bottom-up filling dynamic is seen to be a consequence of competitive adsorption between inhibiting and accelerating species on the local surface. The accelerators are the stronger surfactant; and can be displaced and adsorbed at a faster rate than suppressors. At the same time, up-growth on non-planar geometries leads to the enrichment of accelerators on advancing concave surfaces and dilution on convex areas. Because the metal deposition rate rises monotonically with the local accelerator surface coverage, it ensures that the deposition starts at the bottom of the trench and move upwards with no void formation. As the action of the accelerators can also be decreased by the addition of a cationic "leveling" surfactant (LEV), additive concentrations can be optimized to allow accelerator derived bottom-up superfilling followed by LEV induced accelerator deactivation<sup>[11]</sup>. The LEV addition can thus be used to inhibit overshoot. Otherwise, it will result in undesirable bump formation above the features.

# **3.** Effects of pattern characteristics on post ECP topography

The thickness variations of the chip surface post ECP and CMP processes are mainly dependent on variations of key layout characteristics, which include line width, line spacing and metal density (defined as the ratio of the line width to pitch, where pitch is the separation of the center of lines). The three output variables that represent the final topography are the array height H, the field height  $H_0$  and the step height S. As shown in Fig. 3, the array height H is defined as the thickness of Cu above the oxide of the array area after deposition; the field height  $H_0$  is defined as the thickness of Cu above the oxide of the field area; the step height S is defined as the difference of Cu height between the Cu above the oxide and the Cu above the trench in the oxide. When the height of Cu above the oxide is larger than the height of Cu above the trench, the step height S is a positive value. Otherwise, it is a negative value.

To capture the characterization of copper electroplating process pattern dependencies, a mask has been designed, as shown in Fig. 4(a). It is a single level mask with dimensions 5 mm by 3 mm, which contain 32 array structures. The size



Fig. 3. Description of the array height, the field height and the step height.



Fig. 4. (a) Single-level copper test mask. (b) Physical test structure.

of each array is about 300  $\mu$ m by 300  $\mu$ m; the space between neighboring arrays is also 300  $\mu$ m, which is designed to decouple interactions among structures and also serve as measured surface profile reference points. To mimic interconnect, arrays of lines and spaces form the fundamental test structure for the study of pattern dependencies. Figure 4(b) is an array structure that incorporates two regions or elements. The "array" region gives information about array height and local step height within array lines in electroplating. As a whole, the range of the feature size is about 0.09  $\mu$ m to 40  $\mu$ m and the metal density coverage is from 10% to 91%. Unlike other test masks introduced in papers, the feature size is small enough for the coverage characterization of a 65 nm process, so the conclusion obtained from this paper will be more accurate and useful.

For the given process, the trench depth is about 2600 Å and the copper thickness filled is about 7700 Å in theory. To measure step height, a surface profile measurement is taken with a Veeco profiler, which is a two dimensional measurement device that gives the relative heights of the different regions of the surface in question. To investigate the evolution of copper



Fig. 5. Height difference dependent on line width and density.

thickness, its measurement is necessary. However, it is not easy to do this. As the smallest line width is about 0.09  $\mu$ m and the trench depth is about 0.26  $\mu$ m, it is very difficult to use common tools such as the Metapulse 300 from Rudolph measure it directly. Therefore, we cut the test structures, obtain cross-section images and then measure them by SEM photo.

In the following, the paper will analyze key layout characteristics' effects on chip topographies after deposition.

#### 3.1. Height difference between the field height and the array height after the ECP process

The height difference is defined as the difference between the field height and the array height. If the height difference is a positive value, it means the field height is more than the array height. Otherwise, it is a negative value, as shown in Fig. 4. By reviewing the curve of the height difference shown in Fig. 5, we can draw some conclusions. When the line width is less than 0.5  $\mu$ m, the height difference is less than zero and evidently decreases with the density augment, and the greatest difference is about -1800 Å. However, when the line width is more than  $0.5 \,\mu\text{m}$ , the height difference slowly increases with the density augment, and the largest difference is less than 500 Å. In addition, the height difference increases quickly as the line width is enhanced from 0.09 to 0.5  $\mu$ m, and then increases slowly when the line width is more than 0.5  $\mu$ m. In other words, the array height of the 0.09  $\mu$ m line width is far bigger than other structures. From the SEM pictures of the wafer cross section, such as Fig. 6, we can draw the same conclusion: that fine lines have the largest array height. When the density is 50% and the line widths are 0.09, 0.3, 0.75, 1.5, 3 and 10  $\mu$ m, the array heights are 9910, 8080, 7723, 8038, 7123 and 7213 Å, respectively.

From the testing data, we can see that the feature size of the line width has a critical impact on array height. When the size scales down to 0.09  $\mu$ m and below, there is more copper deposition. Based on the CEAC mechanism, as Equation (1) shows, the local curvature  $k_c$  of the interface has momentous influence on the non-planar geometries<sup>[7]</sup>. In the equation,  $\theta$  is the local coverage of the accelerator,  $\nu$  the local growth velocity,  $\kappa^*$  the rate constant,  $C_a^i$  the accelerator concentration and *t* the time.

$$\frac{d\theta}{dt} = \nu k_{\rm c}\theta + k^* C_{\rm a}^{\rm i}(1-\theta). \tag{1}$$

The curvature  $k_c$  of the convex surface is positive while it is negative for the convex surface. Therefore, the curvature  $k_c$  dependence leads to increasing local coverage on concave surfaces and a decrease on convex surfaces during growth.

Since the deposition rate rises monotonically with accelerator coverage, this naturally gives rise to bottom-up filling of features and, more generally, super-conformal film growth. The area change effect becomes increasingly important as the dimensions of the surface profile shrink into the submicrometer regime. As Figure 2 shows, the accelerator accumulates easily at the corner of the bottom where the curvature  $k_c$  is great. If the depth of the trench is definite, the finer the line width is, the greater the curvature is. When the line width is 0.09  $\mu$ m, more accelerator coverage leads to more deposition thickness. Nevertheless, the shape effect has little influence on the deposition rate for the wide line width.

#### 3.2. Step height after the ECP process

The step height S is defined as the difference of Cu height between the Cu above the oxide and the Cu above the trench in the oxide. From Fig. 7, we can see that the value of step height is predominantly determined by the line width. If the line width is less than 0.5  $\mu$ m, there is no obvious concave. When the line width increases from 2 to 5  $\mu$ m, the step height increases from 1100 to 2300 Å. When the line width is bigger than 5  $\mu$ m, the step height is about 2400–2600 Å which approaches the trench depth. Therefore, we can come to a conclusion that the step height reaches saturation when the line width is more than 5  $\mu$ m. At the same time, Figure 7 also shows that copper density has a small influence on the step height.

From the above discussion about the array height, it is easy to conclude that there is a low average curvature  $k_c$  for wide lines. In some papers, this is called conformal fill. When the line width is bigger than some critical dimension, the deposition rate in the trench is close to the growth rate on the surrounding dielectric surface and the step height is approximately equal to the trench depth. For the fine line, the shape is a dominant factor for deposition rate. There is little step height in the local area.

#### 3.3. Surface topography after the ECP process

Luo *et al.* think that there are three kinds of fill: conformalfill, supper-fill and over-fill. In our test, we see the continuous transformation of the topographies from fine line to wide line obviously, as Figure 6 shows. Nevertheless, it also has three kinds of typical characteristics, shown in Fig. 8. For simplicity, we use the same names as Luo to describe the topographies. In our test, when the line width is less than 0.3  $\mu$ m, the topography is over fill; from 0.5 to 1.5  $\mu$ m, it is a super fill; when the line width is more than 2  $\mu$ m, it is a conformal fill.

For the great fine line, its deposition conforms to CEAC mechanisms. The local curvature of the trench dominates bottom-up filling. After the trench is filled, the overflowing copper above the trench expands to both sides as silver sand accumulates, which is called over fill. When the line width increases to  $0.5 \,\mu$ m, the local curvature in the trench has an effect on the bottom-up fill and the overfill copper above the trench also expands to both sides. However, the effect is not enough to cover all the spacing area, so the copper thickness above the



Fig. 6. SEM images of trenches with line width: 0.09, 0.3, 0.75, 1.5, 3 and 10  $\mu$ m.



Fig. 7. Step height dependent on line width and density.



Fig. 8. Three typical topographies.

trench is slightly higher than on the spacing dielectric, which is called a super fill. If the line width is more than 2  $\mu$ m, the local curvature in the trench is small and has little effect on the fill, so both the trench and spacing area have the same deposition rate and the step height is equal to the trench depth, which is called conformal fill.

# 4. Conclusions

In this paper, we consider the effects of pattern on ECP deposition. Under the same ECP process, some conclusions are made and explained using CEAC mechanisms. Fine lines, such as one with a 0.09  $\mu$ m line width, have thicker copper. Line width is a dominant factor affecting step height; when its size is more than 2  $\mu$ m, the step height can be observed and increase rapidly until it reaches saturation close to the trench depth. There are three kinds of typical topographies, which are

mainly decided by line width; when the size is less than 0.3  $\mu$ m, it causes over fill; when the size is between 0.5  $\mu$ m and 1.5  $\mu$ m, it causes super fill; when the size is more than 2  $\mu$ m, it causes conformal fill. To sum up: line width is a critical factor of the ECP process.

Next steps are to optimize ECP models which consider the effects of layout on the ECP process and, then use the test data to calibrate the ECP model and develop DFM research.

### References

- Terrell E J, Higgs III C F. A modeling approach for predicting the abrasive particle motion during chemical mechanical polishing. Journal of Tribology, 2007, 199: 933
- [2] Luo J, Su Q, Chiang C, et al. A layout dependent full-chip copper electroplating topography model. Proceedings of the 2005 IEEE/ACM International Conference on Computer-Aided Design, 2005: 133
- [3] Wu L, Yan C. An analytical model for step height reduction in CMP with different pattern densities. Journal of the Electrochemical Society, 2007, 154: H596
- [4] Ruan Wenbiao, Chen Lan, Li Zhigang, et al. Effects of pattern characteristics on copper CMP. Journal of Semiconductors, 2009, 30(4): 046001
- [5] Moffat T P, Wheeler D, Kim S K, et al. Curvature enhanced adsorbate coverage mechanism for bottom-up superfilling and bump control in damascene processing. Electrochimica Acta, 2007, 53: 145
- [6] Wheeler D, Josell D, Moffat T P. Numerical simulation of superconformal electrodeposition using the level set method. National Institute of Standards and Technology, Nanotech, 2002, 2: 348
- [7] Josell D, Wheeler D, Huber W H, et al. Superconformal electrodeposition in submicron features. Phys Rev Lett, 2001, 87: 1
- [8] Park T H. Characterization and modeling of pattern dependencies in copper interconnects for integrated circuits. PhD Dissertation, MIT, 2002
- [9] Sinha, Subarnarekha, Luo J, et al. Dummy filling technique for improved planarization of chip surface topography. USA Patent, No. 7509622, 2009
- [10] Sinha S, Luo J, Chiang C. Model based layout pattern dependent metal filling algorithm for improved chip surface uniformity in the copper process. Asia and South Pacific Design Automation Conference, 2007: 1
- [11] Dow W P, Yen M Y, Lefebvre M J. Studies of microvia filling mechanism and a novel Cu plating formula. International Microsystems, Packaging, Assembly and Circuits Technology, 2007: 123