# An analytical model for the surface electrical field distribution of LDMOSFETs with shield rings

Chen Lei(陈蕾)<sup>†</sup> and Du Huan(杜寰)

Institute of Microelectronics, Chinese Academy of Sciences, Beijing 100029, China

**Abstract:** An analytical model of an LDMOSFET with a shield ring is established according to the 2D Poisson equation. Surface electrical field distribution along the drift region is obtained from this model and the influence of shield length and oxide thickness on the electrical field distribution is studied. The robustness of this model is verified using ISE TCAD simulation tools. The breakdown voltage of a specific device is also calculated and the result is in good agreement with experimental data.

Key words:RF LDMOS; shield ring; RESURF; surface electrical field; drift regionDOI:10.1088/1674-4926/32/5/054003EEACC:2560P;2575D

#### 1. Introduction

With the wide use of high voltage, high power lateral double diffused metal oxide semiconductor transistors (LD-MOS)<sup>[1]</sup>, a lot of effort has been spent on numerical analysis of the influence of device structure and process parameters on performance, especially the trade off between on-resistance and breakdown voltage. In Ref. [2] the effect of the length, doping concentration and depth of the drift region has been carefully studied. Some derivative device structures, such as thin epitaxial reduced surface field (RESURF) LDMOS, step doped drift region LDMOS and resistive field plate LDMOS, have been developed and their analytical models presented<sup>[3-5]</sup>.

The shield ring structure is another widely applied RESURF technology in power RF LDMOSFETs. With this structure, the on-resistance of a device can be reduced while the breakdown voltage remains unchanged. In addition, it has the capability of reducing feedback capacitance between gate and drain, which is very important in RF devices<sup>[6]</sup>. However, to our knowledge, there has been no analytical solution to that problem. In this paper, an analytical model of the surface electrical field distribution (SEFD) in the drift region of an LD-MOS with a shield ring is obtained from the 2D Poisson equation. The influence of shield length and oxide thickness on electrical field distribution is discussed. Verification of this model is carried out using ISE TCAD simulation tools and a break-down voltage test.

## 2. Analytical model

The cross-section of a simplified RESURF LDMOSFET with a shield ring is shown in Fig 1. As can be seen from Fig. 1, there is a WSi shield between the gate and the drain, which can change the SEFD and reduce feedback capacitance  $C_{gd}$  as mentioned above. For simplicity, the drift region is considered to be uniformly doped and the epitaxial layer is assumed to be thick enough to deplete the drift region. S, G, D and shield represent source, gate, drain and shield region, respectively; *L* is the length of the n-type drift region between the P-body and the

drain, and  $L_s$  is the length of the shield region;  $t_{ox}$ ,  $t_1$ ,  $t_2$  are the thickness of oxide under the shield region, drift region and depletion region of a p-type epitaxial layer, respectively;  $N_d$  is the constant doping concentration of the drift region, and  $N_{sub}$  is that of the substrate. In an off-state configuration, the substrate, source and gate are grounded, while the drain is biased to  $V_D$ .

Assuming  $\phi(x, y)$  is the potential function in the drift region, which satisfies Poisson equation<sup>[7]</sup>:

$$\frac{\partial^2 \phi(x, y)}{\partial x^2} + \frac{\partial^2 \phi(x, y)}{\partial y^2} = -\frac{qN_{\rm d}}{\varepsilon_{\rm si}},\tag{1}$$

where  $\varepsilon_{si}$  is the dielectric constant of Si and q is the elementary charge.

Integrating Eq. (1) over the y direction results in<sup>[2]</sup>:

$$\int_{0}^{t_{1}} \frac{\partial^{2}\phi(x, y)}{\partial x^{2}} dy + E_{y}(x, 0) - E_{y}(x, t_{1}) = -\frac{qN_{d}}{\varepsilon_{si}} t_{1}.$$
 (2)

Assuming a 1D electrical field in the  $SiO_2$  material and the continuity boundary condition of an electric displacement field perpendicular to the  $Si/SiO_2$  interface:



Fig. 1. Cross-section of an LDMOSFET with a shield ring.

© 2011 Chinese Institute of Electronics

054003-1

<sup>†</sup> Corresponding author. Email: chenlei@ime.ac.cn

Received 9 October 2010, revised manuscript received 29 December 2010

$$E_y(x,0) = \begin{cases} -\frac{\varepsilon_{\text{ox}}}{\varepsilon_{\text{si}}} \frac{\phi(x,0)}{t_{\text{ox}}}, & x \leq L_s, \\ 0, & L_s < x \leq L. \end{cases}$$
(3)

For the abrupt junction, it yields<sup>[2, 8]</sup>:

$$E_{y}(x,t_{1}) = \frac{2\phi(x,t_{1})}{t_{2}} = \frac{2\left[\phi(x,0) - \phi(x,t_{1})\right]}{t_{1}}.$$
 (4)

Following the assumption given in Ref. [2] and substituting Eqs. (3) and (4) into Eq. (2), a 1D differential equation for the surface potential can be given by<sup>[9]</sup>:

$$\frac{\mathrm{d}^2\phi_\mathrm{f}(x)}{\mathrm{d}x^2} - \alpha_\mathrm{f}\phi(x) = \beta_\mathrm{f},\tag{5}$$

where 
$$\alpha_{\rm f} = \begin{cases} \frac{1}{A} \left( \frac{\varepsilon_o x}{t_1 t_{\rm ox} \varepsilon_{\rm si}} + \frac{2}{t_1 (t_1 + t_2)} \right) \equiv \alpha_{\rm f_1}, & x \leq L_{\rm s} \\ \\ \frac{2}{t_1 (t_1 + t_2)} \equiv \alpha_{\rm f_2}, & L_{\rm s} < x \leq L, \end{cases}$$

$$\beta_{\rm f} = -B \frac{q N_{\rm a}}{\varepsilon_{\rm si}},$$
$$A = 1 - \frac{t_1}{2} \frac{\varepsilon_{\rm ox}}{\varepsilon_{\rm si} t_{\rm ox}},$$
$$B = \begin{cases} \frac{1}{A}, & x \leq L_{\rm s}, \\ 1, & L_{\rm s} < x \leq L. \end{cases}$$

Solving Eq. (5) with boundary conditions V(0) = 0and  $V(L) = V_{\rm D}$ , defining  $\theta_{\rm fi} = -\frac{\beta_{\rm f}}{\alpha_{\rm fi}}$  and  $\tau_{\rm fi} \equiv \left(\frac{1}{\alpha_{\rm fi}}\right)^{1/2}$  (i = 1, 2), it gives:

$$\phi_{\rm f}(x) = \begin{cases} \theta_{\rm f1} + \frac{(V_{\rm LS} - \theta_{\rm f1}) \sinh \frac{x}{\tau_{\rm f1}} - \theta_{\rm f1} \sinh \frac{L_{\rm s} - x}{\tau_{\rm f1}}}{\sinh \frac{L_{\rm s}}{\tau_{\rm f1}}}, \\ x \leq L_{\rm s}, \\ \theta_{\rm f2} + \\ \frac{(V_{\rm D} - \theta_{\rm f2}) \sinh \frac{x - L_{\rm s}}{\tau_{\rm f2}} + (V_{\rm LS} - \theta_{\rm f2}) \sinh \frac{L - x}{\tau_{\rm f2}}}{\sinh \frac{L_{\rm s}}{\tau_{\rm f2}}}, \\ \frac{\sinh \frac{L_{\rm s}}{\tau_{\rm f2}}}{L_{\rm s} < x \leq L}. \end{cases}$$
(6)

The SEFD in the drift region can be obtained by differentiating Eq. (6):



Fig. 2. Comparison between the simulated and analytical surface electrical field.



Fig. 3. SEFD of the LDMOSFET with a shield ring.

$$E(x, 0) = -\frac{d\phi(x, 0)}{dx}$$

$$= \begin{cases} -\frac{(V_{LS} - \theta_{f1})\cosh\frac{x}{\tau_{f1}} + \theta_{f1}\cosh\frac{L_s - x}{\tau_{f1}}}{\tau_{f1}\sinh\frac{L_s}{\tau_{f1}}}, \\ x \in L_s, \end{cases}$$

$$-\frac{(V_D - \theta_{f2})\cosh\frac{x - L_s}{\tau_{f2}} - (V_{LS} - \theta_{f2})\cosh\frac{L - x}{\tau_{f2}}}{\tau_{f2}\sinh\frac{L - L_s}{\tau_{f2}}}, \\ L_s < x \leq L. \end{cases}$$
(7)

 $V_{\rm LS}$  can be calculated using the surface electrical field continuity at the end of shield ring.

#### 3. Results and discussion

According to the analytical model above, the SEFD along the drift region can be calculated. Figure 2 shows the analytical results of the SEFD of a shielded LDMOSFET obtained from Eq. (7). The squared line is calculated using the ISE TCAD simulator with the LDMOS structure shown in Fig. 1. From



Fig. 4. Influence of shield length on the electrical field distribution.



Fig. 5. Influence of shield oxide thickness on the electrical field distribution.

Fig. 2 it can be seen that the electrical field distribution computed from this model is in good agreement with the simulated result.

The effect on the SEFD of LDMOSFET with a shield ring is shown in Fig. 3, where the squared line is shown for contrast. The doping concentration of the drift region is  $3 \times 10^{16}$  cm<sup>-3</sup> and the drain bias voltage is 150 V. Compared to a LDMOS-FET without a shield ring, the SEFD in the drift region with a shield is flattened. The peak electrical field reduces drastically and its position moves from the end of gate to the end of shield. The reason for this is that the presentation of a shield ring causes depletion of the underlying drift region. According to the RESURF principle, the LDMOSFET with a shield ring will get a much higher breakdown voltage at the same condition.

Figures 4 and 5 show the influence of shield length and oxide thickness on the electrical field, respectively. We can see from Fig. 4 that as the length of the shield increases, the electrical field at the end of drain increases while at the end of gate the peak electrical field decreases. This is because as the shield length gets longer the depletion region under it is enlarged, which has the same effect of reducing the doping concentration of the drift region. The oxide thickness under the shield ring has much less effect on the electrical field at the end of drain. It can be seen from Fig. 5 that as the oxide thicknes, the electrical field at the end of gate increases while at the end of the shield it decreases. It can be explained that the effect of



Fig. 6. Experimental and modeled results of breakdown voltage against shield length of the LDMOSFET.

the shield ring is strongly dependent on oxide thickness. When it is close to the drift region, there will be more space charge depleted, which can drastically reduce the electrical field peak of the PN junction at the gate end. According to the analysis above, it can be seen that as long as the shield length and oxide thickness are selected appropriately, the electrical field at the end of the gate and the drain can be made equal. Therefore, the maximum breakdown voltage can be reached.

With regard to the validation of this analytical model, Figure 6 shows the tested and modeled breakdown voltage against shield length. The LDMOS device tested has a diffused drift region with an implantation dose of  $2 \times 10^{12}$  cm<sup>-2</sup>. The concentration of the p-type epitaxial layer is  $5 \times 10^{14}$  cm<sup>-3</sup> and the thickness is 11  $\mu$ m. The drift region length is 6  $\mu$ m and the oxide thickness is 200 nm. It is known that breakdown voltage depends on the critical electrical field  $E_{\rm c}$  and breakdown will occur when the peak electrical field exceeds  $E_c^{[10]}$ . In this paper we take  $E_c$  equal to  $3.2 \times 10^5$  V/cm. The circled line in Fig. 6 is the breakdown voltage tested using the above device and the squared line is the breakdown voltage calculated through the analytical model. The result is that this model is in good agreement with the experimental data and can provide accurate and fast optimization of the breakdown voltage of a shielded LDMOSFET.

#### 4. Conclusion

In this paper, an analytical model for a shielded LDMOS-FET is established and the SEFD along the drift region is calculated. According to the computation, it is evident that the shield ring can decrease the electrical field at the gate end while increasing the electrical field at the end of the drain. The influence of shield length and oxide thickness on the electrical field distribution is also studied. For the verification of this model, the electrical field is simulated using ISE TCAD simulation tools and an experimental test of the breakdown voltage also carried out. The result is that this model is in perfect accordance with both the simulation and the test.

### References

[1] Apples J A, Vaes H M J. High voltage thin layer devices

(RESURF DEVICES). Electron Devices Meeting, 1979, 25: 238

- [2] He Jin, Zhang Xing. Analytical model of surface field distribution and breakdown voltage for RESURF LDMOS transistor. Chinese Journal of Semiconductors, 2001, 22(9): 1102
- [3] Li Qi, Zhang Bo, Li Zhaoji. A full breakdown model of thin epitaxial RESURF LDMOS. Research and Progress of Solid-State Electronics, 2007, 27(4): 540 (in Chinese)
- [4] Li Qi, Li Zhaoji, Zhang Bo. A breakdown model of thin epitaxial RESURF device with step doping profile drift. Research and Progress of Solid-State Electronics, 2006, 26(1): 1 (in Chinese)
- [5] Li Qi, Li Zhaoji. An analytical model of the surface electrical field distributions of REP LDMOS and its optimum design. Research and Progress of Solid-State Electronics, 2008, 28(2): 185

(in Chinese)

- [6] Burger G M W, Ren X. High efficiency submicron gate LDMOS power FET for low voltage wireless communications. IEEE MTT-S Digest, 1997, 7: 1303
- [7] Sze S M. Physics of semiconductor devices. New Jersey: John Wiley & Sons, 1981
- [8] Liu Enke, Zhu Bingsheng, Luo Jinsheng. Semiconductor physics. Beijing: National Defense Industry Press, 1994 (in Chinese)
- [9] Han S Y, Kim H W, Chung S K. Surface field distribution and breakdown voltage of RESURF LDMOSFETs. Microelectron J, 2000, 31: 685
- [10] Baliga J. Modern power devices. New York: John Wiley & Sons, 1987