# Performance of a Self-Aligned In P/ Ga In As SHBT with a Novel T-Shaped Emitter

Su Shubing<sup>1,†</sup>, Liu Xunchun<sup>1</sup>, Liu Xinyu<sup>1</sup>, Yu Jinyong<sup>1</sup>, Wang Runmei<sup>1</sup>, Xu Anhuai<sup>2</sup>, and Oi Ming<sup>2</sup>

(1 Institute of Microelectronics, Chinese Academy of Sciences, Beijing 100029, China) (2 Shanghai Institute of Microsystem and Information Technology, Chinese Academy of Sciences, Shanghai 200050, China)

**Abstract :** A self-aligned InP/ GaInAs single heterojunction bipolar transistor (HB T) is investigated using a novel T-shaped emitter. A U-shaped emitter layout, selective wet etching, laterally etched undercut, and an air-bridge are applied in this process. The device, which has a  $2\mu m \times 12\mu m$  U-shaped emitter area, demonstrates a common-emitter DC current gain of 170, an offset voltage of 0. 2V, a knee voltage of 0. 5V, and an open-base breakdown voltage of over 2V. The HBT exhibits good microwave performance with a current gain cutoff frequency of 85GHz and a maximum oscillation frequency of 72GHz. These results indicate that these InP/ InGaAs SHBTs are suitable for low-voltage, low-power, and high-frequency applications.

Key words: self-alignment emitter; InP; single heterojunction bipolar transistor; T-shaped emitter; U-shaped emitter layout

 EEACC: 2560J
 Document code: A
 Article ID: 0253-4177 (2006) 03-0434-04

## 1 Introduction

In P/ In GaAs HB Ts are attractive for micro/ millimeter-wave and ultrahigh-speed OEIC applications due to their excellent performance. To date, the advantage of the speed of In P-based HB Ts has been well demonstrated. The highest current gain cutoff frequency  $(f_T)$  and the maximum oscillation frequency  $(f_{max})$  have been achieved with In P HB Ts<sup>[1~6]</sup>.

Reducing the base collector capacitance  $C_{bc}$  and base resistance  $r_b$  of HBTs is the key to improving their performance. Self-alignment technology between the emitter and base electrodes is often used for this purpose. However, it is difficult to prevent self-aligned B- E from shorting because of the crystal orientations. Several techniques can be used to achieve self-alignment, such as selective wet overetching, ECR or ICP dry etching<sup>[7]</sup>, a T-shaped emitter electrode<sup>[8,9]</sup>, and crystallographically defined emitter contact (CDC) technology<sup>[10-12]</sup>.

As a new way to achieve self-alignment, we have developed a novel T-shaped emitter contact u-

sing two-layer dielectric thin film  $(SiO_2/Si_3N_4)$ . In this experiment ,to avoid the influence of B-E shorting ,a novel method is used to maintain an acceptable B-E gap. We successfully fabricate a  $2\mu m \times$  $12\mu m$  self-aligned InP/ In GaAs SHBT that demonstrates good performance.

# 2 Device structure and fabrication process

#### 2.1 Epitaxial structure

Our epitaxial layers of lattice-matched InP/ Ga<sub>0.47</sub> In<sub>0.53</sub> As SHBTs were grown on 50mm semiinsulating (100) InP substrate with a V90 gassource molecular beam epitaxy system at the Shanghai Institute of Microsystem and Information Technology of the Chinese Academy of Sciences, and the devices were fabricated at the Compound Semiconductor Device Department of the Institute of Microelectronics at the Chinese Academy of Sciences.

Group-V arsenic and phosphorus beams are obtained by the thermal cracking of  $arsine(AsH_3)$  and phosphine(PH<sub>3</sub>) at high temperatures. 7N-purity ele-

<sup>&</sup>lt;sup>†</sup>Corresponding author. Email :sushubing @163.com

Received 22 September 2005, revised manuscript received 8 December 2005

mental gallium (Ga) and indium (In) are used as the group- sources. Silicon (Si) and beryllium (Be) are used for r- and p-type dopants, respectively<sup>[13]</sup>. The structure is shown in Table 1. This is a typical structure for an InP/ Ga<sub>0.47</sub> In<sub>0.53</sub> As SHBT. The 5nm undoped Ga<sub>0.47</sub> In<sub>0.53</sub> As between the emitter and base layers is to prevent the p-type Be-dopant from diffusing into the emitter layer. The 20nm Si-doped InP layer in the sub-collector is an etching-stop layer. The highly doped (3. 5 ×10<sup>19</sup> cm<sup>-3</sup> Be) Ga<sub>0.47</sub> In<sub>0.53</sub> As base layer reduces the base resistance and improves the microwave performance.

Table 1 Epitaxial structure of InP/ Ga<sub>0.47</sub> In<sub>0.53</sub> As SHB T

| Layer                  | Material                                 | Thickness/ nm | Doping/ cm <sup>-3</sup> |
|------------------------|------------------------------------------|---------------|--------------------------|
| Emitter contact        | Gao. 47 Ino. 53 As                       | 150           | 2 ×10 <sup>19</sup>      |
| Emitter cap            | InP                                      | 50            | 1 ×10 <sup>19</sup>      |
| Emitter                | InP                                      | 100           | 5 ×10 <sup>17</sup>      |
| Spacer                 | Gao. 47 Ino. 53 As                       | 5             | Undoped                  |
| Base                   | Gao. 47 Ino. 53 As                       | 55            | 3.5 ×10 <sup>19</sup>    |
| Collector              | Gao. 47 Ino. 53 As                       | 600           | 2 ×10 <sup>16</sup>      |
| Sub-collector          | Gao. 47 Ino. 53 As                       | 50            | 1 ×10 <sup>19</sup>      |
|                        | InP                                      | 20            | 1 ×10 <sup>19</sup>      |
|                        | Ga <sub>0.47</sub> In <sub>0.53</sub> As | 400           | 1 ×10 <sup>19</sup>      |
| (100) InP SI substrate |                                          |               |                          |

#### 2.2 Fabrication

Conventional emitter-up InP HBT devices are fabricated with a standard triple-mesa isolation process. For achieving a self-aligned base-emitter ,a T-shaped emitter electrode and selective wet etching are used.

In our experiment, a two-layer dielectric thin film  $(SiO_2/Si_3N_4)$  was first deposited on the surface of the cleaned epi-wafer using plasma-enhanced chemical vapor deposition (PECVD). After the U-shaped emitter pattern<sup>[14]</sup> was defined by contact photo-lithography, the exposed dielectric film was removed with a reactive ion etching (RIE) system to reveal the emitter contact layer. Then, the emitter metal Ti/Au was deposited and lifted off. Next, the dielectric film around the emitter metal was also removed by RIE to obtain the overhanging pattern. A cross-sectional SEM image of the T-shaped emitter electrode is shown in Fig. 1 (Figure 2 is a map of the process). Considering the selectiveness of different etching solutions for semiconductor layers, we chose  $H_2O_2/citric$  acid/  $H_2O$ and HCl H<sub>3</sub> PO<sub>4</sub> etching solution as the etchants of the Ga<sub>0.47</sub> In<sub>0.53</sub> As emitter contact layer and the InP emitter layer, respectively. Ti/ Pt/ Au and Ti/

Au layers were used for the base and collector Ohmic contact metals, respectively. Finally, coplanar pads were connected to the emitter, base, and collector metallization by air-bridge technology.



Fig. 1 Cross-sectional SEM image of T-shaped emitter electrode

### **3** Results and discussion

#### 3.1 DC characteristics

The DC characteristics of the HB T are measured by an HP4155A parameter analyzer. Figure 3 shows the common-emitter DC characteristics of the InP/ In GaAs SHB T, which has a 2 $\mu$ m ×12 $\mu$ m emitter area. The peak current gain is over 170. The InP/ In GaAs SHB T clearly shows a low offset voltage  $V_{offset}$  of approximate 0. 2V. The knee voltage  $V_{knee}$  is about 0. 5V at  $I_c = 7$ mA and is affected by the parasitic collector resistance. The breakdown voltage BV<sub>cco</sub> is over 2V at a 10 $\mu$ A reverse current. The ideality factors for base and collector current are  $n_b = 1$ . 28 and  $n_c = 1$ . 85, respectively. These results indicate that the InP/ In GaAs SHB Ts fabricated in this work are suitable for low-voltage and low-power applications.

#### 3.2 RF performance

The small signal S parameters of the InP/ In-GaAs SHBT are measured on-wafer by using an HP8510C network analyzer. The current gain  $h_{21}$ and maximum available gain (MAG) of the device are shown in Fig. 4.  $f_{\rm T}$  and  $f_{\rm max}$  can be extrapolated by extending the curves at the - 20dB/ decade line. From Fig. 4,  $f_{\rm T}$  and  $f_{\rm max}$  of the InP/ InGaAs SHBT with a 2µm ×12µm emitter area are found to be 85 and 72 GHz ,respectively ,at a measured point of  $V_{\rm ce}$ = 1V and  $I_{\rm c}$  = 20mA. Clearly , $f_{\rm max}$  is below  $f_{\rm T}$ . The reason is that the p-type ohmic contact of the base is located on the 5nm undoped  $Ga_{0.47} In_{0.53} As$  spacer layer instead of on the 55nm Be-doped  $Ga_{0.47} In_{0.53}$ As base layer surface ,leading to a higher base resistance. Minimizing the base resistance or basecollector junction capacitance  $C_{bc}$  improves the high frequency performance. The authors consider that scaling down the device size will greatly enhance the HBT performance.



Fig. 2 Map of the novel T-shaped emitter fabrication process (a) Deposit dielectric and coat photoresist; (b) Define the emitter pattern; (c) Etch dielectric; (d) Enlarge the pattern window; (e) Evaporate the emitter metal; (f) Lift-off and etch dielectric



Fig. 3 Common-emitter FV curves of SHBT with a  $2\mu m \times 12\mu m$  emitter area

## 4 Conclusion

We have developed a novel T-shaped emitter contact using a two-layer dielectric thin film  $(SiO_2/Si_3N_4)$  to manufacture a 2µm ×12µm self-aligned InP/ In GaAs SHBT, which shows perfect DC



Fig. 4 High-frequency performance of  $2\mu m \times 12\mu m$ InP/InGaAs SHBT at  $V_{ce} = 1V$  and  $I_c = 20mA$ 

characteristics of  $V_{\text{offset}}$  0. 2V,  $V_{\text{knee}}$  0. 5V, and BV<sub>cco</sub> > 2V. The devices fabricated here demonstrate good microwave performance with  $f_{\text{T}}$  = 85 GHz and  $f_{\text{max}}$  = 72 GHz. The above-mentioned results indicate that the devices have great potential in low-voltage, low-power, and high-frequency applications. Optimizing the material growth, device structure, and manufacturing process of the InP/ In GaAs SHBT could lead to much higher performance in future.

Acknowledgement The authors would like to thank Xu Anhuai and Qiming of the Shanghai Institute of Microsystem and Information Technology at the Chinese Academy of Sciences for their help with the epitaxial materials. We also appreciate the help of the members of the compound semiconductor device department of the Institute of Microelectronics at the Chinese Academy of Sciences.

#### References

- [1] Cui Delong. Indium phosphide-based materials and heterostructure devices, and their applications in monolithic integrated npn and pnp HBT circuits. PhD Dissertation, University of Michigan, 2001
- Yi Changhyun. InP-based HBTs for high speed and RF applications: advanced emitter-base designs. PhD Dissertation, Georgia Institute of Technology,2002
- [3] Hattendorf M L. Submicron scaling in indium phosphide indium gallium arsenide single heterojunction bipolar transistors. PhD Dissertation, University of Illinois at Urbana-Champaign, 2002
- [4] Yu D ,Lee K , Kim B ,et al. Ultra high speed InP/ In GaAs SH-BTs with  $f_{\rm max}$  of 478 GHz. IEEE Electron Device Lett ,2003 , 24(6) :384
- Li Xianjie, Cai Daomin, Zeng Qingming, et al. Self-aligned InP/ InGaAs single heterojunction bipolar transistor with novel micro-airbridge structure and quasi-coplanar contacts. Chin Phys Lett, 2003, 20(2):311
- [6] Feng M. InP set to break the speed limit. Compound Semiconductor ,2005 ,11(1) :18

- [7] Etrillard J ,Blayac S, Riet M. A selective low induced damage ICP dry etching process for a self-aligned InP/ In GaAs HBT technology. Eleventh International Conference on Indium Phosphide and Related Materials, 1999:369
- [8] Masuda H, Tanoue T, Oka T, et al. Novel self-aligned sub-micron emitter InP/ InGaAs HBTs using T-shaped emitter electrode. Proceedings of Indium Phosphide and Related Materials, 1995:644
- [9] Liu Xunchun, Li Wuxia, Wang Runmei, et al. Fabrication method of transistor T-shaped emitter or gate metal pattern. Chinese Patent, Invention Patent, No. I2001034. 2001-03-06 (in Chinese) [刘训春,李无瑕,王润梅,等. 晶体管 T型发射 极或栅金属图形的制造方法. 中国专利,发明专利, I2001034. 2001-03-06]
- [10] Kim M, Jeon S K, Shin S H, et al. New self-aligned InP/ In-GaAs HB Ts with In GaAs dummy emitter for crystallographically defined emitter contact. International Conference on Indium Phosphide and Related Materials, 2003:130
- [11] Shigematsu H, Iwai T, Matsumiya Y, et al. Ultrahigh fT and fmax new self-alignment InP/ In GaAs HB Ts with a highly Bedoped base layer grown by ALE/ MOCVD. IEEE Electron Device Lett, 1995, 16(2):55
- [12] He G, Howard J, Le M, et al. Self-aligned InP DHBT with  $f_t$ and  $f_{max}$  over 300 GHz in a new manufacturable technology. IEEE Electron Device Lett ,2004 ,25(8) :520
- [13] Xu Anhuai, Zou Lu, Chen Xiaojie, et al. Growth and characterization of InGaAs/ InP HBT structural materials by GSMBE. Chinese Journal of Rare Metals, 2004, 28(3):516(in Chinese)[徐安 怀,邹路,陈晓杰,等. InGaAs/ InP HBT 材料的 GSMBE 生长 及其特性研究.稀有金属, 2004, 28(3):516]
- [14] Bai Dafu, Liu Xunchun, Wang Runmei, et al. Super performance In GaP/ GaAs HBT with novel structure. Chinese Journal of Semiconductors, 2004, 25 (7):756 (in Chinese) [白大 夫,刘训春,王润梅,等. 高性能新结构 In GaP/ GaAs 异质结 双极型晶体管. 半导体学报, 2004, 25 (7):756]

# 采用新的 T 型发射极技术的自对准 In P/ Ga In As 单异质结双极晶体管的性能

苏树兵<sup>1,†</sup> 刘训春<sup>1</sup> 刘新宇<sup>1</sup> 于进勇<sup>1</sup> 王润梅<sup>1</sup> 徐安怀<sup>2</sup> 齐 鸣<sup>2</sup>

(1 中国科学院微电子研究所,北京 100029) (2 中国科学院上海微系统与信息技术研究所,上海 200050)

摘要:研究了一种采用新的 T 型发射极技术的自对准 InP/ GaInAs 单异质结双极晶体管.采用了 U 型发射极图形 结构、选择性湿法腐蚀、L EU 以及空气桥等技术,成功制作了 U 型发射极尺寸为 2µm ×12µm 的器件.该器件的共 射直流增益达到 170,残余电压约为 0.2V,膝点电压仅为 0.5V,而击穿电压超过了 2V.器件的截止频率达到 85GHz,最大振荡频率为 72GHz,这些特性使此类器件更适合于低压、低功耗及高频方面的应用.

关键词:自对准发射极;磷化铟;单异质结双极晶体管;T型发射极;U型发射极图形 EEACC:2560 中图分类号:TN322<sup>+</sup>.8 **文献标识码**:A **文章编号**:0253-4177(2006)03-0434-04

<sup>+</sup> 通信作者. Email :sushubing @163.com 2005-09-22 收到,2005-12-08 定稿