# An Implementation of a CMOS Down-Conversion Mixer for GSM1900 Receivers Chu Fangqing<sup>1,†</sup>, Li Wei<sup>1</sup>, Su Yanfeng<sup>2</sup>, and Ren Junyan<sup>1</sup> (1 State Key Laboratory of ASIC & System, Department of Microelectronics, Fudan University, Shanghai 201203, China) (2 Shanghai Sicomm RF Technology Incorporation, Shanghai 200433, China) **Abstract:** A 1.9 GHz down-conversion CMOS mixer with a novel folded Gilbert cell, intended for use in GSM1900 (PCS1900) low-IF receivers, is fabricated in a RF 0. 18µm CMOS process. The prototype demonstrates good performance at an intermediate frequency of 100kHz. It achieves a conversion gain of 6dB, SSB noise figure of 18.5dB (1MHz IF), and IIP<sub>3</sub> 11.5dBm while consuming a 7mA current from a 3.3V power supply. Key words: GSM receiver; low-IF; mixer; CMOS RF integrated circuits **EEACC:** 1250 **CLC number:** TN432 **Document code:** A **Article ID:** 0253-4177 (2006) 03-0467-06 ## 1 Introduction Current interest and demand for portable wireless communication services have increased the emphasis on the development of low-power, low-cost radio-frequency communication integrated circuits (RFIC). Mixer is one of the most important modules for RF transceivers. This paper presents the design and implementation of a CMOS high frequency down-conversion mixer, shown in Fig. 1, suitable for a single-chip receiver. The receiver to-pology proposed here is designed to meet the personal communications standard (PCS1900). A low-IF architecture is adopted in the receiver for PCS 's relaxed adjacent channel rejection. This architecture can also lower the power of 1/f noise by $4.7dB^{[1]}$ . Fig. 1 GSM1900 low-IF receiver architecture Several mixer topologies were recently reported in Refs. [2,3]. The mixer proposed in Ref. [2] employs a source-follow trans-conductance stage to improve linearity performance; however, it pro- duces no gain. Reference [3] employs a traditional Gilbert cell structure, but it demonstrates poor linearity performance. The mixer proposed here is based on a novel folded Gilbert cell topology, which is shown in Fig. 3. This mixer topology is similar to the classical Gilbert cell based mixer (Fig. 2). Both mixers use a balanced trans-conductance stage and four switching transistors. One of the main advantages of the proposed topology is its use of tank Fig. 2 Topology of the traditional Gilbert cell of a mixer circuits to fold the RF signal to the switching pairs, thus retaining the same advantages as the Gilbert cell based mixer. With this folded topology, we can set the bias current of the trans-conductance stage and the commutate stage independently, and the noise and linearity performances can then be optimized independently. In addition, the folded structure and the LC tank used here make <sup>†</sup>Corresponding author. Email:fqchu @fudan.edu.cn this topology suitable for low-voltage circuit design, and the pMOSFET commutate stage generates less 1/f noise, which sometimes dominates the noise performance of mixers in low-IF systems<sup>[4]</sup>. ## 2 Design of the mixer ## 2.1 Principles and design considerations A schematic of the proposed mixer is shown in Figs. 3 and 4. It includes a mixer core an LO buffer, and bias circuits. For the mixer core design, M3 ~ M6 pMOS cross-coupling cells are used for the mixer current commutation stage and M1, M2 nMOS pairs for the trans-conductance stage. The RF input signal is injected through the nMOS pair into nodes X and Y, and the pMOS commutation pairs modulate the input signal according to the sinusoidal LO signal to produce a down-converted IF output signal through two off-chip resistor loads, facilitating circuit testing. Two inductors, $L_{\rm dl}$ and $L_{\rm d2}$ , co-operate with $C_1$ and $C_2$ (including the parasitic capacitances) at points X and Y, which ensure resonance at the central frequency of the input signal. The LC tank is used in the circuit design for narrow-band, low voltage, and low power purpo $ses^{[5]}$ . $L_{s1}$ and $L_{s2}$ are two inductors used as inductive degenerators that are similarly used in the LNA input stage. These inductors are good for both the conjugate matching of the mixer input and good linearity performance<sup>[5]</sup>. The capacitance $C_c$ is used to prevent an LO signal and its harmonic products from the LO port feed-through to the RF/IF ports. Therefore ,it helps not only the isolation between the LO and IF ports ,but also the circuit performance after the mixer. Fig. 3 Proposed mixer core circuit with folded topology A differential-in, differential-out common source amplifier topology LO buffer is employed in the design, as shown in Fig. 4. Mb1 and Mb2 compose the major amplifier stage. The source current $I_{\text{bias1}}$ , together with Mb3 and Mb4, provides the current bias. $R_{\text{L}}$ and $G_{\text{L}}$ , configured as a low pass filter, are used to suppress high frequency noise from the bias circuits. Fig. 4 LO buffer and bias circuits The sizes of Mb1, Mb2, $R_{b1}$ , and $R_{b2}$ should be optimized for a large output signal swing. The LO signal should be large enough to ensure that the zero crossing slope of the sinusoidal LO signal is sharp enough to achieve the best noise and linearity performance. In particular, the LO buffer should be designed with high linearity and good noise performance to minimize its noise and nonlinearity contributions to the core circuit. The bias circuits for both the LO buffer and mixer core are also shown in Fig. 4. #### 2.2 Noise and linearity analysis ## 2.2.1 Noise analysis Mixers are significant noise contributors in most communication systems because they can mask a weak desired signal, and mixing functions are inherently noisy. However, it is difficult to calculate the noise profile of a mixer due to the cyclostationary nature of the noise sources. For a low IF mixer, the dominant noise contribution comes from low frequency noise (nearly 90 % according to our simulations), so we focus our flicker noise analysis here. The low frequency noise, including flicker noise, is up-converted to 0 and its harmonics in the trans-conductance stage. This means the trans-conductance MOSFETs only contribute white noise after frequency translation since the 1/f corner is usually far beyond the LO frequency. A small amount of flicker noise in the trans-conductance MOSFETs appears at the loads due to the mismatch in the switching pairs. However, the flicker noise in the switching pairs is a major concern for a mixer in zero-IF and low-IF systems. Sometimes it even dominates the noise performance of a mixer if the IF frequency is around or below the 1/f noise corner. The flicker noise can be referred as a voltage source at the gate of the switching transistors with a constant RMS value $V_n^{[4]}$ , $$V_n^2 = 2 \times \frac{K_f}{W_{eff} L_{eff} C_{ox} f}$$ (1) where $K_f$ and $C_{ox}$ are the technology constants. This voltage is just like a slowly varying offset voltage associated with switching pairs. This offset voltage advances or retards the time of zero-crossing $t = V_n(t)/S$ , where S is the slope of the LO voltage at the switching time<sup>[7,8]</sup>. The output flicker noise can be modeled simply as $$i_{o,n}(f) = \frac{4I}{ST} \times V_n(f) = \frac{1}{A} \times \frac{I_{ss}}{A} \times V_n(f)$$ (2) where $I_{ss}$ is the total bias current of the switching pairs, S is the zero-crossing slope of the LO, and T and A are the period and the amplitude of the LO signal. It is known that mixers suffer a large flicker noise with a high bias current in the switching pairs. Thus, in order to get a small noise figure, the current of the commutation stage in this folded mixer can be set relatively small; however, this cannot be realized in a traditional Gilbert mixer. #### 2.2.2 Linearity analysis The linearity performance requirement is critical in modern RF communication systems. Especially for cell phone applications, a highly linear receiver is required for immunity to various interference signals. The linearity of the mixer is more important since the input signal of the mixer is an amplified signal from the LNA, and it significantly affects the dynamic range (DR) of the receiver. The linearity performance of the CMOS trans-conductance stage is of major concern in the design of a mixer<sup>[5]</sup>. The most effective way to improve the non-linearity effects is to add a negative feedback in the circuit. An inductance feedback is used in the mixer design. This is because the inductive degeneration introduces less thermal noise while consuming almost no DC headroom. Second, the inductive impedance increases with the frequency, increasing the AC feedback and restraining high frequency harmonics. Third, it is also beneficial for input impendence matching as is often done in the input impedance matching of an LNA. Many methods for analyzing the linearity of a mixer were proposed in Refs. [10,11]. Figure 5 shows the spice-model of the trans-conductance MOSFET. $Z_g$ is the impendence at the gate of the Fig. 5 Nonlinearity model of the trans-conductance MOSFET input transistor, which includes the bias shunt resistance. $Z_{\rm s}$ is the impendence at the transistor source, including the parasitic source resistor $r_{\rm s}$ . The dominant non-linearity components of the input trans-conductance stage are $g_{\rm m}$ , $C_{\rm gs}$ , and $C_{\rm gd}$ . The $C_{\rm gd}$ effect should not be neglected, although it is relatively small compared to $C_{\rm gs}$ in the saturate region. $C_{\rm gd}$ is equivalent to a capacitance parallel to $C_{\rm gs}$ according to Miller effects. Here a simplified IIP<sub>3</sub> of the Gilbert cell mixer used in many reports<sup>[11,12]</sup> is employed. The linearity of the proposed mixer has the same characteristics as a Gilbert cell mixer when neglecting the non-linearity effects of the switching pairs and the load of the trans-conductance stage. The small signal FV relationship can be expressed in a Taylor series, which is usually used for weakly nonlinear behavior analysis: $$I_o = f^{-1}(V_{in}) = c_1 V_{in} + c_2 V_{in} + c_3 V_{in} + ...$$ (3) IIP<sub>3</sub> = dB<sub>20</sub> $$\frac{4c_1}{8c_3}$$ = dB<sub>20</sub> $\sqrt{\frac{6I_{ss}}{3k}}$ (4) Here $I_{ss}$ is the total state current of the trans-conductance pair and k is the parameter of M1 and M2 in Fig. 2. It can be seen that the linearity performance can be improved by increasing the bias current of the trans-conductance transistors. More detailed analysis of the linearity can be found in Refs. [6, 13]. ## 2.3 Design trade-off and optimization According to the above analysis, there are many design trade-offs among power, linearity, gain, and noise. In a traditional Gilbert cell mixer, the linearity performance is determined by the trans-conductance stage, and the noise performance is often dominated by the switching pairs, especially for a mixer in low-IF receivers. As described in Eq. (4) ,a higher bias current in the trans-conductance stage $I_{ss}$ is required to achieve better linearity performance. From Eq. (2) however, a higher switching bias current induces a higher noise output due to the switching pairs while simultaneously producing a higher switching pair nonlinearity. Consequently, the linearity and noise performance conflict in the design of a Gilbert cell based mixer. The folded structure (Fig. 3) proposed in this paper, however, overcomes this design conflict. The bias current of the trans-conductance stage and the switching stage can be set independently: the bias current of the trans-conductance stage can be set large enough to meet the requirement of gain and linearity, while the bias current of the switching stage can be set relatively small to reduce the flicker noise and non-linearity in the switching pair. ## 3 Implementation and measurements The GSM1900 Receiver was fabricated with SMIC 0. 18µm CMOS RF technology. The die micrograph of the mixer is shown in Fig. 6. The active area of the mixer with LO buffer is 0.8mm x 0.7mm. The testing instruments include a spectrum analyzer E4440A, vector network analyzer E5071B, RF signal generator E4438C, and noise source E346C from Agilent Technologies<sup>TM</sup>. The measured performance of the mixer is summarized in Table 1. Figure 7 shows the measured output spectrum of the mixer. Considering the losses of the microwave connector and the single to differential balun, the conversion gain of the mixer at 100kHz IF is about 6dB. In order to evaluate the linearity of the mixer, a two-tone inter-modulation measurement was carried out with tone frequencies at 1900 and 1900 2MHz. Figure 8 shows the IIP<sub>3</sub> results. Due to equipment limitations, the SSB noise figure of the mixer could only be measured to be 18. 5dB at a 1MHz (instead of 100kHz) IF out- Table 1 Measured mixer performance | Table 1 Weasured linker performance | | |-------------------------------------|--| | Parameter | | | 3.3V | | | 7mA | | | 1900MHz | | | 1900.1MHz | | | 18.5dB | | | 6dB | | | 11.5dBm | | | 1.5dBm | | | - 53dB | | | - 48dB | | | | | Fig. 6 Micrograph of the mixer die Fig. 7 Measured mixer output spectrum RF input power is - 20dBm/1900MHz and LO power is 4dBm/1900.1MHz. Fig. 8 Extrapolation of the mixer IP<sub>3</sub> ## 4 Conclusion A 1.9 GHz down-conversion CMOS mixer with the utilization of a novel folded Gilbert cell fabricated in a RF 0.18µm CMOS process has been described. The mixer module, including a mixer core and LO buffer, achieves good performance. The measurements show that the performance of this mixer meets the requirements of the low-IF GSM1900 receiver system. **Acknowledgement** The majority of this work was finished at Fudan-Sicomm Union-Laboratory. The author thanks Shanghai Sicomm RF Technology, Inc ,for support in system specification ,circuit design , device modeling and circuit testing. In addition ,the author thanks team members Ding Junbiao , Yang Fang ,Li Zhisheng and Hu Jiasheng for their cooperation. #### References - [1] Razavi B. RF CMOS transceivers for cellular telephone. IEEE Commun Magazine, 2003:146 - [2] Kan T K K, Mak K C, Ma D, et al. A 2-V 900MHz mixer for GSM receivers. IEEE Proceedings of International Symposium on Circuits and Systems, Geneva, 2000, 1:327 - [3] Chi Baoyong, Shi Bingxue. CMOS mixers for 2.4GHz WLAN transceivers. Chinese Journal of Semiconductors, 2003,24(5):472 - [4] Razavi B. Design of analog CMOS integrated circuits. Singapore: Mc Graw- Hill, 2001 - [5] Lee T H. The design of CMOS radio-frequency integrated circuits. Cambridge: Cambridge University Press, 1998 - [6] Terrovitis M T. Analysis and design of current-commutating CMOS mixers. PhD Thesis ,Berkeley ,CA: UC Berkeley ,2001 - [7] Darabi H, Abidi A. Noise in RF-CMOS mixers: a simple physical model. IEEE J Solid-State Circuits, 2000, 35 (1):15 - [8] Melly T, Porret A S, Enz C C, et al. An analysis of flicker noise rejection in low-power and low-voltage CMOS mixers. IEEE J Solid-State Circuits, 2001, 36(1):102 - [ 9 ] Crols J ,Steyaert M S J . A 1. 5 GHz highly linear CMOS down-conversion mixer. IEEE J Solid-State Circuits ,1995 ,30 (7): 736 - [10] Yu C, Yuan J S. Linearity and power optimization of a microwave CMOS Gilbert cell mixer. 11th IEEE International Symposium on Electron Devices for Micro-Wave and Optoelectronics Applications ,2003:234 - [11] Fong K L , Meyer R G. High-frequency nonlinearity analysis of common-emitter and differential-pair trans-conductance stages. IEEE J Solid-State Circuits ,1998 ,33:548 - [12] Kunder K. Accurate and rapid measurement of IP2 and IP3. The Designer 's Guide, 2005, http: www. designers-guide. org - [13] Li Q, Yuan J S. Linearity analysis and design optimization for 0. 18µm CMOS RF mixer. IEEE Proc-Circuits Syst ,2002 ,149 (2):112 # 一种新型的基于 GSM1900 标准的 1.9 GHz CMOS 混频器 褚方青1, \* 李 巍 \* 苏彦锋2 任俊彦1 (1 复旦大学微电子系 专用集成电路国家重点实验室,上海 201203) (2 上海士康射频技术有限公司,上海 200433) 摘要:介绍了一种 $0.18\mu m$ CMOS 工艺基于 GSM1900(PCS1900)标准低中频接收机中的混频器.该混频器采用了一种新型的折叠式吉尔伯特单元结构.在 3.3V 电源电压、中频频率为 100k Hz 的情况下,该混频器达到了 6dB 的转换增益,18.5dB 的噪声系数 (1MHz 中频)和 11.5dB m $IIP_3$ 的高线性度,同时仅消耗 7mA 电流. 关键词: GSM 接收机; 低中频; 混频器; CMOS 射频集成电路 **EEACC:** 1250 中图分类号: TN432 文献标识码: A 文章编号: 0253-4177(2006)03-0467-06