# Fabrication of SiC MESFETs for Microwave Power Applications Bai Song<sup>†</sup>, Chen Gang, Zhang Tao, Li Zheyang, Wang Hao, Jiang Youquan, Han Chunlin, and Chen Chen (National Key Laboratory of Monolithic Integrated Circuits and Modules, Nanjing Electronic Devices Institute, Nanjing 210016, China) **Abstract:** 4H-SiC MESFETs are fabricated on semi-insulating SiC substrates. Key processes are optimized to obtain better device performance. A microwave power amplifier is demonstrated from a 1mm SiC MESFET for S band operation. When operated at a drain voltage of 64V, the amplifier shows an output power of 4.09W, a gain of 9.3dB, and a power added efficiency of 31.3%. Key words: 4H-SiC; MESFET; microwave; power amplifier **EEACC:** 2560S ### 1 Introduction SiC MESFETs are very promising for high power microwave applications due to their high operating voltage and high power density. Production-level devices with an output power of 60W and higher power MMICs are available through Cree foundry service. The operational reliability and wear-out reliability have been shown to exceed the requirements for commercial and military microwave power amplifiers<sup>[1]</sup>. In China, research on SiC MESFETs has also worked out some encouraging results<sup>[2,3]</sup>. In this paper, we report our work on SiC MESFETs and present results of a SiC power amplifier with an output power of over 4W at 2GHz. ## 2 Device process A cross-section of the device design is shown in Fig.1. The MESFET structures were fabricated on high purity semi-insulating (HPSI) 4H-SiC substrates produced by Cree. A low-doped p-type buffer layer was deposited to minimize the effects of deep levels or extended defects due to the substrate. The buffer layer was $0.5\mu m$ in thickness and doped to a concentration of about $2\times10^{15}$ cm<sup>-3</sup>. Then a $0.4\mu m$ n-type channel layer was grown with a doping of $2\times10^{17}$ cm<sup>-3</sup>. Finally, a $<sup>0.2\</sup>mu m \ n^+$ contact layer doped to a concentration of about $2 \times 10^{19} \ cm^{-3}$ was deposited. Fig. 1 Cross-sectional view of 4H-SiC MESFET The MESFET utilized a ten-fingered design with 100 µm for each finger and a total gate width of 1mm. The gate length was 0.8 $\mu$ m, and the gatesource and gate-drain spacings were 0.8 and 1. $6\mu m$ , respectively. The fabrication process is similar to that reported previously [3]. All lithography was done using a Karl Suss MJB3 contact exposure system. The fabrication process started with the etching of mesas down to the substrate for device isolation. The contact layer etching and the channel recess were done using an inductive coupled plasma (ICP) system. The source and drain ohmic contacts were annealed, and a Ti/Pt/ Au multilayer metal system was used as the gate. All deposited metal patterns were defined by the lift-off technique. The MESFET was passivated with Si<sub>3</sub> N<sub>4</sub> film deposited by plasma enhanced <sup>†</sup> Corresponding author. Email; songer@gmail.com Received 26 July 2006, revised manuscript received 23 August 2006 chemical vapor deposition (PECVD). A $2\mu$ mthick Au air-bridge was fabricated using the electroplating technique. According to our previous work<sup>[3]</sup>, the device performance was limited by the ohmic contact process, which produced a specific contact resistance typically in the mid range of $10^{-5}\,\Omega$ • cm². By optimizing the annealing time and the annealing temperature, we lowered the contact resistance by one order of magnitude. Figure 2 shows the resistance between adjacent ohmic contacts plotted as a function of contact spacing. The data exhibit an excellent linear relationship with a minimum specific contact resistance of $9\times10^{-7}\,\Omega$ • cm². Fig. 2 Resistance between adjacent ohmic contacts as a function of contact spacing Channel recess was another performance limiting process. For a channel recessed MESFET, the Schottky gate is formed on an etched surface. The quality of the interface is crucial to the device performance. Reactive ion etching (RIE) tends to roughen the surface and leaves a carbon-rich, contaminated surface. The surface image of the RIE etched surface, which was taken by a scanning electron microscope (SEM), is shown in Fig. 3 (a). The surface roughness is evident even after sacrificial oxidation. In this work, we have developed an ICP etching process with a NF3 and O2 mixture. ICP etching relies more on chemical etching, resulting in smooth surfaces with less damage. Figure 3 (b) shows a surface SEM image after ICP etching. For the same amount of channel recess, the ICP etching apparently produced a much smoother surface than RIE, leading to reduced etching damage and improved device performance. Fig. 3 SEM image of the surface after channel recess by RIE (a) and ICP (b) etching ## 3 DC and RF performance The typical I-V and transfer characteristics of the 100mm SiC MESFET are shown in Fig. 4 and Fig. 5, respectively. When $V_{\rm ds}=40\,\rm V$ , the saturation current density was about $400\,\rm mA/mm$ and the peak transconductance was $25\sim30\,\rm mS/mm$ , with a gate pinch-off voltage of $-18\,\rm V$ . The maximum output power density for a class A amplifier is given by the equation [5] $$P_{\text{max}} = \frac{I_{\text{dss}}(V_{\text{b}} - V_{\text{knee}})}{8}$$ where $I_{\rm dss}$ is the saturation current, $V_{\rm b}$ is the breakdown voltage, and $V_{\rm knee}$ is the knee voltage. The gate-drain breakdown voltage and the knee voltage were about 120 and 10V, respectively. The Fig. 4 *I-V* characteristics of SiC MESFET with 100mm gate width Fig. 5 Transfer characteristics of SiC MESFET with $100\mu m$ gate width maximum power density should be 5.5W/mm, according to the DC characteristics. The DC characteristics of the 1mm SiC MESFET were similar to that of the $100\mu m$ device when $V_{\rm ds} < 20 {\rm V}$ . At higher voltages, there is large power dissipation in SiC MESFETs, leading to a self-heating effect. In spite of the good thermal conductivity of the SiC material, a decrease in current is observed. The 1mm SiC MESFETs were diced, individually packed, and mounted on hybrid amplifier circuits. Chip capacitors were used as the first matching elements at both the input and output. Mechanical slide tuners on both the input and output provided additional tuning for maximum power. When operated at 2GHz, a drain voltage of 64V, and gate bias of -10V, one power amplifier showed an output power of 4.09W with a gain of 9. 30dB under continuous wave (CW) conditions. The power added efficiency (PAE) was calculated to be 31.3%. The CW power sweep for this amplifier is shown in Fig. 6. Both the output power and the power density (4.09W/mm) are the highest ever reported for a SiC MESFET in China. However, the obtained power density is much lower than the theoretical expectation of 5.5W/ mm, and inferior to the best reported result<sup>[6]</sup>. The RF stability of the power amplifier was tested at room temperature with a fan cooling system. A drain bias of 56V and an input power of 0.39W were applied to reach an output power level of 3.50W, corresponding to a 3dB gain compression. The time dependence of the output power is shown in Table 1. Throughout the limited time of testing, the output power remained fairly stable. An investigation of the RF stability for a longer time period is underway. Fig. 6 RF power performances of the SiC MESFET power amplifier at 2GHz Table 1 Time dependence of the output power Time/min 20 25 10 15 30 Power/W 3.50 3.48 3.47 3.48 3.49 3.50 3.50 ### 4 Conclusion In summary, we have fabricated high performance SiC MESFETs on HPSI 4H-SiC substrates. Using a 1mm SiC MESFET, we demonstrated a power amplifier with an output power of 4.09W at 2GHz and 64V operation. Some initial results of RF power stability are also presented. Acknowledgments We would like to thank all the members of the National Key Laboratory of Monolithic Integrated Circuits and Modules. We also acknowledge help from the first and the fifth institute centers. #### References - [1] Ward A, Allen S T, Palmour J. Reliability assessment of production SiC MESFETs. GaAs MANTECH Technical Digest, New Orleans, LA, 2005; 3.2 - [2] Cai Shujun, Pan Hongshu, Chen Hao, et al. S-band 1mm SiC MESFET with 2W output on semi-insulated SiC substrate. Chinese Journal of Semiconductors, 2006, 27(2):266 - [3] Chen Gang, Bai Song, Wang Hao, et al. Fabrication and characterization of 150mm total gate periphery 4H-SiC MESFET. To be published in China-Japan Joint Microwave Conference, Chengdu, China, 2006 - [4] Morrison D J. Pidduck A J. Moore V, et al. Effect of plasma etching and sacrificial oxidation on 4H-SiC Schottky barrier diodes. Material Science Forum, 2000, 338~342;1199 - [5] Ladbrooke P H. MMIC design. Boston MA: Artech House, - [6] Andersson K, Südow M, Nilsson P, et al. Fabrication and characterization of field-plated buried-gate SiC MESFETs. IEEE Electron Device Lett, 2006, 27(7):573 # SiC MESFET 微波功率器件的研制 柏 松<sup>†</sup> 陈 刚 张 涛 李哲洋 汪 浩 蒋幼泉 韩春林 陈 辰 (南京电子器件研究所单片集成电路与模块国家级重点实验室,南京 210016) 摘要:利用本实验室生长的 4H-SiC 外延材料开展了 SiC 微波功率器件的研究.通过对欧姆接触和干法刻槽工艺的优化,研制出高性能的 SiC MESFET.利用 1mm 栅宽 SiC MESFET 制成的微波功率放大器在 2GHz 64V 工作时,连续波输出功率达 4.09W,功率增益为 9.3dB,PAE 为 31.3%.文中还给出了 SiC 功率放大器在微波大信号工作时的稳定性的初步测试结果. 关键词:碳化硅; MESFET; 微波; 功率放大器 **EEACC:** 2560S 中图分类号: TN386 文献标识码: A 文章编号: 0253-4177(2007)01-0010-04