# Analysis of trigger behavior of high voltage LDMOS under TLP and VFTLP stress

Zhu Jing(祝靖)<sup>†</sup>, Qian Qinsong(钱钦松), Sun Weifeng(孙伟锋), and Liu Siyang(刘斯扬)

(National ASIC System Engineering Research Center, Southeast University, Nanjing 210096, China)

**Abstract:** The physical mechanisms triggering electrostatic discharge (ESD) in high voltage LDMOS power transistors (> 160 V) under transmission line pulsing (TLP) and very fast transmission line pulsing (VFTLP) stress are investigated by TCAD simulations using a set of macroscopic physical models related to previous studies implemented in Sentaurus Device. Under VFTLP stress, it is observed that the triggering voltage of the high voltage LDMOS obviously increases, which is a unique phenomenon compared with the low voltage ESD protection devices like NMOS and SCR. The relationship between the triggering voltage increase and the parasitic capacitances is also analyzed in detail. A compact equivalent circuit schematic is presented according to the investigated phenomena. An improved structure to alleviate this effect is also proposed and confirmed by the experiments.

Key words: electrostatic discharge; transmission line pulsing; very fast transmission line pulsing; lateral doublediffused metal-oxide-semiconductor transistor

**DOI:** 10.1088/1674-4926/31/1/014003 **EEACC:** 2560P

## 1. Introduction

LDMOS transistors are widely used as output drivers in multiple applications in smart power IC designs, such as switching power supplies, amplifiers, and automotive applications<sup>[1, 2]</sup>. In these applications, ESD (electrostatic discharge) poses a grave threat to these ICs. Increasingly, such devices are used to avoid unexpected ESD damage in the internal circuit of ICs. However, LDMOS (lateral double-diffused metal–oxide–semiconductor transistor) devices are generally not robust enough under ESD events due to deep snapback behavior caused by current crowding and the inhomogeneous trigger of the parasitic bipolar transistors<sup>[3]</sup>. Protecting these high voltage devices against ESD has become a challenge, particularly for very fast transients as observed during a CDM (charge device model) event.

It is well known that the snapback triggering voltage  $V_t$ of MOS devices and SCR devices can be influenced by the rise time  $t_{rise}$  of ESD stress pulses. As  $t_{rise}$  decreases, triggering voltage Vt also decreases due to the increase of displacement current caused by parasitic capacitances<sup>[4, 5]</sup>. However, the high voltage LDMOS reveals a different behavior, that triggering voltage increases when  $t_{rise}$  decreases under very fast transient ESD stress conditions, and a high triggering voltage is unfavorable for ESD protection. The unique ESD breakdown mechanism of high voltage LDMOS structures under very fast transients has been reported in Ref. [6]. However, detailed analysis of this phenomena and an improved method are both less documented. In this paper, the ESD failure mechanisms of high voltage LDMOS structures under TLP and VFTLP are discussed. In order to explain this unique phenomenon, a simple equivalent circuit schematic is also developed. The ESD characteristics of the LDMOS transistor under TLP and VFTLP stress are investigated by Sentaurus Device using a set of macroscopic physical models related to previous studies<sup>[7]</sup>. The analytical results are compared with the simulation results and they agree well with each other. Moreover, an improved structure is presented and confirmed by the experiments.

## 2. Device structure and simulation

A simplified cross section of the LDMOS devices (> 160 V) investigated in this paper is shown in Fig. 1. The structure is fabricated in a P-Substrate with N-Well, N-Drift and P-Body diffusion. The P-Substrate bulk contact is shortened with the source terminal. In order to improve the breakdown voltage, a poly silicon field plate is added by extending the gate poly. Two-dimensional simulation structure is illustrated in Fig. 2. When the device is under ESD stress, the source, bulk and gate are shorted together as a ground terminal and a positive TLP current pulse is applied on the drain terminal. The rise time of transients generated using TLP is 10 ns, while the rise time for VFTLP is 100 ps. It can be seen from Fig. 3 that  $V_t$  (triggering voltage) of the LDMOS is 191 V under VFTLP conditions, an



Fig. 1. Simplified cross section of the studied device.

© 2010 Chinese Institute of Electronics

<sup>†</sup> Corresponding author. Email: zhj\_seu@126.com

Received 13 June 2009, revised manuscript received 8 August 2009



Fig. 2. Simulation structure and doping distribution of LDMOS.



Fig. 3. Simulated I-V characteristics of the traditional LDMOS under TLP and VFTLP.



Fig. 4. Simulated I-V characteristics of NMOS under TLP and VFTLP.

increase of 20 V compared with TLP conditions.

In order to better describe the phenomenon, another simulation of a low voltage gate ground NMOS (the breakdown voltage is about 13 V) under TLP and VFTLP is also done using the same TCAD simulation models. Consequently, we get a completely different result. The triggering voltage  $V_t$  of the NMOS is 13.37 V for TLP and 12 V for VFTLP as shown in Fig. 4. It is obvious that the triggering voltage reduces by



Fig. 5. Equivalent circuit of (a) high voltage LDMOS and (b) low voltage NMOS under transient stress.

1.37 V when the rise time of the TLP pulse varies from 10 ns to 100 ps.

## 3. Analysis and discussion

Novel compact equivalent circuit schematics which can be used to explain the above simulation results are presented in Fig. 5 for LDMOS (Fig. 5(a)) and NMOS (Fig. 5(b)) under ESD conditions. The situations at the trigger point of the parasitic bipolar transistors are sketched here. In addition to the parasitic bipolar transistors, the equivalent circuits also depict the parasitic capacitances related to the drain terminals. As shown in Fig. 5(a),  $C_{\text{DG}}$  is the parasitic capacitance between the gate and N-drift, which cannot be ignored, and it is affected by the lengths of field plate  $(L_P)$  and N-drift.  $C_{DB1}$  and  $C_{DB2}$  are the junction capacitances between the N-drift and P-substrate, Ndrift and P-body respectively.  $R_{\rm D}$  is the equivalent resistance of the N-drift region while  $R_{\rm B}$  is a small resistor of the region under the source region in the P-body. Relative to the LDMOS device structures, NMOS transistors are more simple and only have two main capacitances related to the drain terminal:  $C'_{GD}$ (the parasitic capacitance between gate and drain),  $C'_{\rm DB}$  (the junction capacitance between gate and substrate), as can be seen in Fig. 5(b).

#### 3.1. Snapback effect in gate ground NMOS

As the drain voltage increases due to the ESD event being applied for the drain, the drain-substrate junction becomes more reverse biased until it goes into avalanche breakdown. From Fig. 5(b), if the effects of parasitic capacitances are not considered,  $I'_{\rm B} = I'_{\rm H}$ , where  $I'_{\rm H}$  is the triggering current due to impact ionization of drain-substrate (collector/base of parasitic transistor npn'). As the base-emitter voltage  $(I'_{\rm B}R'_{\rm B})$  of npn' reaches about 0.7 V, the transistor npn' turns on. The drain voltage at this point is the triggering voltage  $V_{\rm t}$  and  $V_{\rm t} = V_{\rm BV}$ ( $V_{\rm BV}$  is the breakdown voltage of the device). However, the influences caused by the parasitic capacitances become more important when the rise time of the ESD stress pulse is faster.



Fig. 6. I-V characteristics of LDMOS with  $t_{rise}$  and  $L_P$  available.

So attention should be paid to the displacement currents  $I'_{\text{DB}} = C'_{\text{DB}} \times dV/dt$ ) and  $I'_{\text{DG}} (I'_{\text{DG}} = C'_{\text{DG}} \times dV/dt)$ ;  $I'_{\text{DB}}$  is the more important one under VFTLP stress. According to the equation  $I'_{\text{H}} = I'_{\text{B}} - I'_{\text{DB}}$ ,  $V_{\text{t}}$  reduces because a relatively small impact ionization current is needed to turn the parasitic bipolar transistor on<sup>[8]</sup>.

## 3.2. Snapback effect in LDMOS

When it comes to the high voltage LDMOS under ESD stress, the situation is a bit more complicated. When ESD stress is applied to the drain, the N-drift-substrate junction of the LD-MOS (collector/base of parasitic transistor npn) is reverse biased. As the voltage across the junction reaches its breakdown voltage,  $I_{\rm B} = I_{\rm H}$ , which is generated in the depletion layer due to impact ionization, causes a voltage drop ( $I_{\rm B}R_{\rm B}$ ) across the  $R_{\rm B}$  resistor if the capacitive effect is not considered. The parasitic bipolar transistor npn is triggered when the voltage drop is greater than about 0.7 V, and the triggering voltage can be calculated by

$$V_{\rm t} = V_{\rm BV} + I_{\rm B} R_{\rm D}.$$
 (1)

This is the reason why triggering voltage is higher than breakdown voltage in LDMOS devices<sup>[9]</sup>. Also, unlike the gate ground NMOS, the triggering voltage increases when the rise time reduces. From Fig. 5(a), the displacement currents  $I_{DB1}$ ,  $I_{DB2}$  and  $I_{DG}$  are caused by the capacitances  $C_{DB1}$ ,  $C_{DB2}$  and  $V_{DG}$  respectively when the transient characteristic is considered. The increase of  $I_{DB2}$  causes a reduction of the breakdown voltage ( $\Delta V_{BV}$ ); meanwhile, the voltage drops as the resistance  $R_D$  increases by  $\Delta V_{RD}$  because of increased currents  $I_{DB1}$ ,  $I_{DB2}$ and  $I_{GD}$ . Accordingly, the drain–source voltage increases because  $\Delta V_{RD}$  is larger than  $\Delta V_{BV}$ .

To sum up, both the drift region resistance  $R_D$  and parasitic capacitance cause the increase of  $V_t$  under fast transient conditions. Moreover, the increasing amount of  $V_t$  is proportional to the parasitic capacitive size.

The following operations are used to support the above conclusions. The capacitance  $C_{DG}$  becomes greater when the length of field plate  $L_P$  (as shown in Fig. 1) is increased from 3 to 9  $\mu$ m. Figure 6 displays the simulated snapback characteristic results of the devices.  $\Delta V_{t1}$  is the difference between triggering voltages of the LDMOS device with 3  $\mu$ m  $L_P$  under



Fig. 7. A novel high voltage LDMOS with a poly plate.



Fig. 8. 2D current density distribution and current flow lines of the novel device in the triggering step.

TLP and VFTLP conditions, while  $\Delta V_{t2}$  is the corresponding voltage of the LDMOS device with 9  $\mu$ m  $L_P$ . The increment of  $V_t$  is greater when the device has a larger parasitic capacitance  $C_{DG}$  under fast transient conditions, as seen in Fig. 6. It is worth noting that both breakdown voltage and triggering voltage decrease when  $L_P$  becomes longer.

## 4. A novel LDMOS device structure

In many cases, the increase of triggering voltage under fast transient stress is not expected for ESD protection. In order to alleviate the increment of triggering voltage without changing the breakdown voltage, a novel improved structure with a poly plate above the N-Well is proposed, as shown in Fig. 7. The proposed LDMOS is fabricated by using 1- $\mu$ m high-voltage (HV) CDMOS IC technology, same as the traditional structure. The substrate is P-Type silicon, whose resistivity is 25  $\Omega$ ·cm and the N-Drift length is 13  $\mu$ m.

As shown in Fig. 7, there is a new parasitic capacitance,  $C_i$ . When the novel LDMOS is used as an ESD protection device, the source, gate, bulk and poly plate are shorted together as a grounded terminal and the drain is the other terminal. The function of the capacitance is to reduce the displacement current which flows through the low concentration N-Drift region, when the device suffers from fast transient stress. Figure 8 displays the simulated 2D current density distribution and current flow lines of the novel device in the triggering step.

Figure 9 shows the TLP results of the novel LDMOS with the poly plate. The increment of trigger voltage  $\Delta V_t$  is only 8 V for the novel structure under TLP and VFTLP, and the simulation results are in qualitative agreement with the experimental results, as shown in Fig. 10.



Fig. 9. Simulated I-V characteristics of the proposed LDMOS under TLP and VFTLP.



Fig. 10. TLP-measured I-V curves of traditional and proposed LD-MOS devices (the width of the devices is 15  $\mu$ m).

# 5. Conclusion

In this paper, we have found that the parasitic capacitances and drift resistor play an important role in the triggering voltage increment when fast transient ESD stress is applied on a high voltage LDMOS. An equivalent circuit schematic has been proposed to explain this novel phenomenon. Additionally, an improved structure which is suitable to reduce the growth of triggering voltage under fast TLP rise times has been presented. The simulation characteristics of the device are in qualitative agreement with the experimental results.

# References

- [1] Murari B, Bertotti F, Vignola G A. Smart power IC's. Berlin: Springer, 1996
- [2] Sun W, Shi L, Sun Z, et al. High voltage power integrated circuit technology with N-VDMOS, RESURF P-LDMOS and novel level shift circuit for PDP scan driver IC. IEEE Trans Electron Devices, 2006, 53(4): 891
- [3] Young C, Besse P, Zecri M, et al. Geometry effect on power and ESD capability of LDMOS power devices. Proceedings of IEEE 15th International Symposium on Power Semiconductor Devices and ICs, April 2003: 265
- [4] Boselli G, Mouthaan A J, Kuper F G. Rise-time effects in ggn-MOSt under TLP stress. Microelectron Reliab, 2000, 40(12): 2061
- [5] Vashchenko V A, Farrenkopf D, Hopper P. Active control of the triggering characteristics of NPN BJT, BSCR and NLDMOS-SCR devices. Proceedings of the 19th International Symposium on Power Semiconductor Devices and ICS, 2007: 41
- [6] Goyal A, Whitfield J, Hong C, et al. Unique ESD failure mechanism of high voltage LDMOS transistors for very fast transients. IEEE 46th Annual International Reliability Physics Symposium Proceedings, 2008: 673
- [7] Oh K H. Investigation of ESD performance in advanced CMOS technology. PhD Thesis, CIS, Center for Integrated Systems, Stanford University, Stanford, California, USA, 2002
- [8] Zhou Y, Hajjar J J, Righter A W, et al. Modeling snapback of LVTSCR devices for ESD circuit simulation using advanced BJT and MOS models. 29th Electrical Overstress/Electrostatic Discharge Symposium (EOS/ESD), 2007: 3A.3-1
- [9] Mergens M, Wilkening W, Mettler S, et al. Analysis and compact modeling of lateral DMOS power devices under ESD stress conditions. Electrical Overstress/Electrostatic Discharge Symposium Proceedings, 1999: 1