# A low power dual-band multi-mode RF front-end for GNSS applications\*

Zhang Hao(张浩)<sup>†</sup>, Li Zhiqun(李智群), and Wang Zhigong(王志功)

(Institute of RF- & OE- ICs, Southeast University, Nanjing 210096, China)

**Abstract:** A CMOS dual-band multi-mode RF front-end for the global navigation satellite system receivers of all GPS, Bei-Dou, Galileo and Glonass systems is presented. It consists of a reconfigurable low noise amplifier (LNA), a broadband active balun, a high linearity mixer and a bandgap reference (BGR) circuit. The effect of the input parasitic capacitance on the input impedance of the inductively degenerated common source LNA is analyzed in detail. By using two different LC networks at the input port and the switched capacitor at the output port, the LNA can work at two different frequency bands (1.2 GHz and 1.5 GHz) under low power consumption. The active balun uses a hybrid-connection structure to achieve high bandwidth. The mixer uses the multiple gated transistors technique to acquire a high linearity under low power consumption but does not deteriorate other performances. The measurement results of the proposed front-end achieve a noise figure of 2.1/2.0 dB, a gain of 33.9/33.8 dB and an input 1-dB compression point of 0/1 dBm at 1227.6/1575.42 MHz. The power consumption is about 16 mW under a 1.8 V power supply.

Key words: dual-band; multi-mode; electrostatic discharge; low-noise amplifier; active balun; high linearity DOI: 10.1088/1674-4926/31/11/115008 EEACC: 2570

# 1. Introduction

In recent years, GPS based applications for commercial use have grown dramatically. The manufacturers of cellular telephones, portable computers, vehicles and other mobile devices are looking for ways to embed GPS into their products. Although GPS is the only fully operational, available global navigation satellite system (GNSS), in the near future, GPS radios and the other three navigation systems, i.e. Bei-Dou, Galileo and Glonass, will be broadly utilized in cell phones, PDAs, cars and so on. The four navigation systems ranging signal broadcasting from the satellites mainly use two frequency bands: 1.2 GHz band and 1.5 GHz band. Most existing navigation receivers are one band one mode<sup>[1, 2]</sup>, one band dual-mode<sup>[3]</sup> or dual-band one  $mode^{[4, 5]}$ . Thus, there is strong motivation to provide highly integrated, low-cost, low-power, dual-band navigation receivers for the positioning services. This paper presents a dual-band multi-mode navigation receiver frontend targeted for low-cost, low power consumption and high linearity.

## 2. Receiver architecture and considerations

Usually, there are three typical architectures in the common wireless receiver design: super-heterodyne, low-IF and zero-IF. The super-heterodyne has been the most widely used architecture in the last few years, since it can provide high and stable performance. However, this architecture needs many more offchip components, which thus increases the design complexity and the system cost. In addition, this architecture needs significant power to drive the off-chip surface acoustic wave (SAW) filters. Undoubtedly, this architecture is not suitable for lowpower and low-cost applications. In contrast, zero-IF architecture is very low cost due to its very high integration. In this architecture, the image rejection is not very important at the RF front-end. However, it has some disadvantages, such as high flicker noise, DC-offset, LO leakage, even-order distortion and IQ mismatch. Furthermore, a significant amount of energy of the GPS signal is contained at the center frequency, so zero-IF implementation is unpractical.

In order to avoid the drawbacks of the two architectures described above, the navigation receiver described in this paper uses a low-IF architecture, as shown in Fig. 1. The low-IF receiver features a similar integratability as the zero-IF one. Compared with the zero-IF receiver, the low-IF receiver is less sensitive to 1/f noise and DC-offset at the expense of a higher image-rejection requirement. In this design, the RF SAW filter and the IF complex band pass filter (BPF) were used to improve the image rejection.

In Fig. 1, the RF signal is received by the antenna and is filtered with a RF SAW filter to remove the out-of-band signals, including the image signal. The dual-band low noise amplifier provides enough high gain (HG) to suppress the noise of the subsequent blocks. In order to connect the single-end LNA and the double balance mixer, the active balun was added be-



Fig. 1. Block diagram of the multi-mode selectable dual-band GPS receiver.

© 2010 Chinese Institute of Electronics

<sup>\*</sup> Project supported by the National High Technology Research and Development Program of China (No. 2007AA01Z2A7).

<sup>&</sup>lt;sup>†</sup> Corresponding author. Email: zhhseu@gmail.com

Received 15 April 2010, revised manuscript received 28 June 2010



Fig. 2. Proposed dual-band LNA. (a) Schematic of the LNA. (b) Equivalent circuits of the input port.

tween them. Then the broadband mixer converts the RF signal to an IF signal of 46 MHz. The active complex BPF acts as the channel selected filter and suppresses the image signal further. Last, the programmable gain amplifier (PGA) ensures that the receiver can satisfy the required dynamic range of the GPS receiver. In addition, in order to control the gain of the PGA, the received signal strength indicator (RSSI) circuit was added in front of the PGA.

This paper presents a dual-band RF front-end for multimode GNSS applications, including a dual-band single-end LNA, broadband active balun, high linear mixer and BGR. The BGR provides the precise bias voltage for the LNA, active balun and mixer. In addition, every block has the power down (PD) mode to save the product's power when the GNSS receiver does not need to work. The front-end topology shown in Fig. 1 was chosen based on the following reasons:

(1) Compared with the differential topology, a single-end LNA can save a lot of power consumption and chip area.

(2) The balun behind the LNA can achieve a lower noise figure than in front of the LNA, because an external balun will cause gain loss and therefore deteriorate the noise figure.

(3) The active balun can provide more positive voltage gain and save greater chip area than an on-chip passive balun.

(4) A 46-MHz IF can achieve very high image-rejection from the RF SAW filter.

# 3. Circuit design

#### 3.1. Dual-band input impedance matching

The schematic of the proposed dual-band low-power LNA is shown in Fig. 2(a). The input ESD protection circuit comprises dual diodes D1 and D2. Figure 2(b) shows the equivalent circuits of the input port.  $C_p$  is the parasitic capacitance of the input port, including the ESD protection circuit, bonding pad and SW3. Through a series of parallel-series and series-parallel conversions, the real part of  $Z'_{in}$  can be expressed by

$$\operatorname{Re}\left(Z_{\text{in}}'\right) = R_{\text{in}} = \left(\frac{C_1}{C_1 + C_p}\right)^2 R_{\text{eq}},\qquad(1)$$

where



Fig. 3. Effect of  $C_p$  on the real part of the input impedance (W/L = 60/0.18,  $V_{GS} = 0.65$  V, f = 1.5 GHz).

$$\frac{1}{C_1} = \frac{1}{C_{\rm gs}} - \omega^2 L_{\rm s}, \quad R_{\rm eq} = \omega_{\rm T} L_{\rm s}.$$
 (2)

From Eq. (1), it can be seen that the parallel parasitic capacitance  $C_p$  transforms downwards the real part of the input impedance. Figure 3 shows the real part of the input impedance  $Z_{\rm in}$  versus the parasitic capacitance  $C_{\rm p}$  at different  $L_{\rm s}$  values. When  $C_p$  increases, the real part of  $Z_{in}$  decreased greatly. With  $C_{\rm p} > 200$  fF (usually  $C_{\rm p}$  is greater than 200 fF<sup>[6]</sup>), the real part of  $Z_{in}$  is below 30  $\Omega$ . From Eq. (1), it can be seen that larger  $C_{\rm gs}$ ,  $L_s$  and  $\omega_{\rm T}$  can increase the Re[Z'<sub>in</sub>], but a larger  $L_s$  will reduce the gain and increase the noise figure. In addition, a larger  $C_{gs}$  means a larger width, and a larger  $\omega_{T}$  means a larger overdriving voltage, which increases the power consumption. That is to say, under the influence of the input parasitic capacitance, a single inductor  $L_g$  cannot match the input impedance of the low-power LNA to 50  $\Omega.$  So, the external LC network  $(L_{\rm g}, C_{\rm m})$  was used to match the input impedance, as shown in Fig. 2.

Figure 4 shows the dual-band input impedance matching using the different LC networks. From Fig. 4, it can be seen that the input impedance can be achieved to 50  $\Omega$  easily by using appropriate  $C_{\rm m}$  and  $L_{\rm g}$ . By using two different LC networks, the input port of the LNA can be matched to 50  $\Omega$  easily.

#### 3.2. LNA

The proposed dual-band LNA has two gain modes: HG mode and bypass mode. When the input power is small or using the passive antenna, SW2 is on, SW3 is off and the LNA works at the HG mode. Otherwise, when the input power is very large or using the active antenna, SW2 is off, SW3 is on and the LNA works at the bypass mode to avoid the saturation of the next block. SW1 is the output band selected switch.

From the analysis above in Section 3.1, it can be seen that, if  $C_p$  is very large, the Re[ $Z'_{in}$ ] is very small (far less than 10  $\Omega$ ), then, the input matching is very difficult. So, the value of  $C_p$  must be reduced as far as possible. In order to have 2-kV ESD protection, the parasitic capacitor of the ESD circuit is about 200 fF<sup>[6]</sup>. So, there are only two ways to reduce the  $C_p$ value. One is to use a low-capacitance PAD. In this paper, the octagonal-shaped pad with only the top metal was used at the



Fig. 4. Dual-band input impedance matching (assume Q of the inductor is 50).

input port. The other was to reduce the capacitance of SW3. Reducing the size of SW3 can achieve low capacitance. In contrast, a small width means a small on-resistance, which may cause a large signal attenuation at the low gain (LG) mode. Therefore, the size of SW3 must be a trade off. Compared with SW3, the size of SW2 can be selected easily. It can be selected large enough to acquire small on-resistance, because its parasitic capacitance can be considered in the output matching network.

A single-end topology can save half power, compared to the differential topology. In addition, the on-chip inductor occupies a large chip area, the differential topology usually needs four on-chip inductors, but the single-end topology only needs one on-chip inductor. The source degenerated inductor can be realized by the bond wire, so the chip area of the single-end LNA is only about a quarter of the differential LNA.

The noise figure of the LNA can be expressed by<sup>[7]</sup>

$$F = 1 + \left(\frac{C_{\rm p} + C_1}{C_1}\right)^2 \frac{R_{\rm Lg} + R_{\rm cm}}{R_{\rm eq}} + \frac{r_{\rm g}}{R_{\rm eq}} + \frac{\gamma}{R_{\rm eq}} + \frac{\gamma}{\alpha} g_{\rm m} R_{\rm eq} \left(\frac{\omega_0}{\omega_{\rm T}}\right)^2 \Upsilon + \eta^2 g_{\rm m}^2 R_{\rm sub} R_{\rm eq} \left(\frac{\omega_0}{\omega_{\rm T}}\right)^2 + \frac{\delta\alpha}{5g_{\rm m}R_{\rm eq}} + \frac{4R_{\rm eq}}{R_{\rm d}} \left(\frac{\omega_0}{\omega_{\rm T}}\right)^2,$$
(3)

$$\Upsilon = 1 + 2c\sqrt{\frac{\delta}{5\gamma}\alpha} + \frac{\delta\alpha^2}{5\gamma},\tag{4}$$

where  $R_{Lg}$  and  $R_{cm}$  are the series parasitic resistance of  $L_g$ and  $C_m$ , respectively.  $R_{sub}$  is the substrate resistance,  $R_d$  is the equivalent load parallel resistor,  $\omega_0$  is the operation frequency,  $\alpha = g_m/g_{d0}$ ,  $g_m$  is the transconductance of M1,  $g_{d0}$  is the zero bias drain conductance,  $\gamma$  is the channel current noise factor,  $\delta$ is the gate induced current noise factor,  $\eta$  is the bias-dependent constant and c is the correlation coefficient between the gate



M2  $Z_{out, LNA}$   $C_{SW}$   $Z_{in, balun}$   $Z_{in, balun}$  Fig. 5. Inter-stage matching of LNA and balun.

and drain noise<sup>[9]</sup>. From Eq. (3), it can be seen that reducing  $C_{\rm p}$ ,  $R_{\rm Lg}$  and  $R_{\rm cm}$  and adopting large  $\omega_{\rm T}$  can result in a low noise figure.

#### 3.3. Inter-stage connection

 $L_{d}$ 

In the fully integrated transceiver, the connection between two blocks is very important, especially at the RF frequency band. In this work, the connection between the LNA and the balun shown in Fig. 5 is analyzed. Since the output impedance of the LNA ( $Z_{out, LNA}$ ) is inductive while the input impedance of the balun  $(Z_{in, balun})$  is capacitive, the capacitors  $C_1, C_2, C_3$ and  $C_{SW}$  (parasitic capacitance of SW2 and SW3) are used to realize the inter-stage connection. In order to acquire a high voltage gain, the load impedance of the LNA was adopted in a parallel resonance circuit that is made up by the MIM capacitors  $C_1$ ,  $C_2$ , the drain capacitor of M2, the gate capacitance of M3, the parasitic capacitance  $C_{SW}$  and the load inductor  $L_d$ .  $C_3$  is the coupling capacitor. If the width of SW2 is large enough, the on-resistor can be ignored. Compared with the inter-stage LC-matching network, this connection structure needs less area.

The choice of inductor  $L_d$  must be a tradeoff. A larger  $L_d$  can achieve a higher gain of the LNA. But, if  $L_d$  is increased, the capacitance must be decreased in order to not change the resonant frequency. In order to meet the needs of the two bands, the switch capacitance, which is composed of SW1 and  $C_2$ , is used to change the resonant frequency.

#### 3.4. Active balun

In order to connect the single-end LNA and the double balanced mixer, the active balun was added between them. Figure 6 shows the schematic of the active balun, which has three basic cells. The basic cell of the active balun uses the common-source amplifier with source degeneration to produce the differential output. This kind of topology has an advantage over the pseudo-differential pair converter. Since it has the source degeneration resistor, it can achieve higher linearity with low biasing current<sup>[8]</sup>. From the viewpoint of out+, the circuit is a source follower (SF) with a drain resistor. On the other hand, from the viewpoint of out–, the circuit is a common source (CS) amplifier with source degeneration. A capacitor  $C_s$ is added to compensate for the effect of the drain capacitance



Fig. 6. Schematic of the broadband active balun and its basic cell.



Fig. 7. Small-signal equivalent circuit of the basic cell.

of Ml on the phase of the differential output. From its smallsignal equivalent circuit, shown in Fig. 7, the transfer functions of the two outputs can be derived as

$$H(s)_{\rm SF} = \frac{\left(sC_{\rm gs} + g_{\rm m}\right)\left(R_{\rm s} \parallel \frac{1}{sC_{\rm s}}\right)}{1 + \left(sC_{\rm gs} + g_{\rm m}\right)\left(R_{\rm s} \parallel \frac{1}{sC_{\rm s}}\right)} \\ = \frac{R_{\rm s}\left[\left(g_{\rm m} + R_{\rm s}C_{\rm gs}C_{\rm s}\right) + sC_{\rm gs}\left(1 - g_{\rm m}R_{\rm s}\right)\right]}{\left(1 + R_{\rm s}^2C_{\rm s}^2\right)\left[1 + \left(sC_{\rm gs} + g_{\rm m}\right)\left(R_{\rm s} \parallel \frac{1}{sC_{\rm s}}\right)\right]},$$
(5)

$$H(s)_{\rm CS} = \frac{-g_{\rm m}R_{\rm d}}{1 + \left(sC_{\rm gs} + g_{\rm m}\right)\left(R_{\rm s} \parallel \frac{1}{sC_{\rm s}}\right)}.$$
 (6)

From Eqs. (5) and (6), it can be seen that, when

$$\frac{R_{\rm s}(g_{\rm m} + R_{\rm s}C_{\rm gs}C_{\rm s})}{1 + R_{\rm s}^2 C_{\rm s}^2} = g_{\rm m}R_{\rm d},\tag{7}$$



Fig. 8. Simulation results of the active balun.

$$g_{\rm m}R_{\rm s} - 1 = 0,$$
 (8)

the two voltage gains have opposite sign. By adjusting the values of  $R_d$ ,  $R_s$  and  $C_s$ , two outputs have the same voltage gains with a 180° phase shift. But the impedance of the compensation capacitor  $C_s$  is frequency dependent and does not suit broadband applications. In addition, the output impedances of the two ports are different. So, we use three cells hybrid connected, as shown in Fig. 6. The fully symmetrical topology of the active balun can acquire high bandwidth and the same output impedance. Figure 8 shows the differential characteristics of one cell and three cells. From Fig. 8, it can be seen that the magnitude and phase can be matched very well at one frequency using only one cell. However, the cascade topology can be matched very well during a large frequency range. The drawback of the cascade topology is that its power consumption is three times that of only one cell. Fortunately, the power consumption at this stage is very small.

#### 3.5. IQ-mixer

As the last stage of the RF frontend, the mixer's linearity plays an important role in the whole system<sup>[9]</sup>. In the conventional Gilbert mixers, the linearity is mainly limited by the transconductor stage<sup>[10]</sup>. There are many methods to improve the transconductor stage's linearity. For example, the multitanh linearization technique is used to improve the linearity of the mixer by using a multiple paralleled transconductance stage<sup>[11]</sup>. In this method, the additional paralleled transconductance stages will increase the noise figure and the power consumption. The other one is a source degeneration technique. The main drawback of this method is that the negative feedback will decrease the voltage gain of the mixer. Furthermore, the resistive degeneration will increase the noise figure and reduce the voltage headroom. The inductive degeneration will occupy large chip areas. So, in this paper, the transconductor stage uses the multiple gated transistor (MGTR) technique<sup>[12]</sup>, as shown in Fig. 9, to improve the linearity. The mixer is a modified double balanced Gilbert-cell. The tail current source is removed to acquire more voltage headroom, thus improving the linearity. Mp1 and Mp2 are the current bleeding devices to reduce the noise figure. In addition, the current bleeding technology can reduce the current flowing though the load resistors,



Fig. 9. Schematic of the high linear mixer.



Fig. 10. Third-order nonlinear currents of the main FET and the auxiliary FET, and their summation.

thus allowing the use of large load resistors, which can increase the conversion gain. The load uses the poly resistor to achieve a high bandwidth and linearity. Besides this, the poly-Si resistors are free from flicker noise.

The MOSFETs of the MGTR topology work in two different regions. The main FETs (M4 and M5) operate in the saturation region and the auxiliary FETs (M6 and M7) operate in the sub-threshold region. The  $g''_m$  of the main FETs can be off-set by the  $g''_m$  of auxiliary FETs when the bias voltages and sizes are chosen carefully. Figure 10 shows the  $g''_m$  offset mechanism. Because the auxiliary FET works in the sub-threshold region, its drain current is near zero, that is to say, this technique can improve the IIP3 of the mixer but does not consume additional power.

#### 3.6. Bias circuits

The variations in the supply voltage and the temperature will affect the current in the circuit and the *S*-parameter of the devices. To solve those problems, the BGR bias circuit was adopted for the frontend to stabilize the gain and input impedance over the temperature and supply voltage variations. Figure 11 shows a schematic of the bias circuits.

The BGR voltage circuit produces a precise reference voltage ( $V_{ref}$ ), which is independent of the temperature and supply voltage. The operational amplifier (OPA) makes the voltage on R\_offchip equal to  $V_{ref}$ . That is to say, the current through R\_offchip ( $I_{ref}$ ) is independent of the temperature and the supply voltage too. The self bias circuits convert the currents which copy from the  $I_{ref}$  to voltages for the LNA, the balun and the mixer. Between the bias circuits and the LNA, there is a power down circuit. When the PD is high, M1 is on, M2 is off and the bias voltage is added on the LNA. In contrast, when the PD is low, M1 is off, M2 is on, and M1 cuts off the connection of the bias circuit and the LNA. The bias of the LNA was connected to ground though M2.  $C_{pass}$  is the bypass capacitor which uses the MOSFET capacitor to save the chip area.

#### 4. Measurement and discussion

The RF front-end was fabricated in the TSMC 0.18- $\mu$ m RF CMOS process. The micrograph of the front-end chip is shown in Fig. 12. The chip area including all bonding pads is 1327 × 836  $\mu$ m<sup>2</sup>. The major test equipment includes an Agilent network analyzer E5071B, a spectrum analyzer E4440A, a RF signal generator E4438C and SMP04, a noise figure analyzer N8975A and a digital oscillograph 6102.

In this frontend, the input matching is very important. Before the chip test, the off-chip input matching network of the LNA, shown in Fig. 1, must be prepared. In this design,  $L_s$  is realized by bond wire, and  $L_g$  is composed of the input bond wire ( $L_b$ ) and an off-chip SMD component ( $L_m$ ). As the length of the bond wire ( $L_s$  of LNA) is difficult to control very precisely,  $Z'_{in}$  may have some difference with the post-simulation result. In addition,  $L_b$  is difficult to control too. The length of input bond wire will affect the value of  $L_m$ . So, the matching method used in Ref. [13] is not suitable for this work and the values of  $L_m$  and  $C_m$  must be determined through testing. The matching procedure of bonding the LNA with an L-type network is as follows. First, port expansion. Extend the calibration plane from A to B, as shown in Fig. 13. Now, the influence of the transmission line  $T_{in}$  is calibrated off. Second, bond the chip



Fig. 11. Schematic of the bias circuit.



Fig. 12. Micrograph of the front-end.



Fig. 13. Top view of the test board (not to scale).

on the PCB board and solder the zero-ohm resistor at the position of  $L_m$ . Then, test the input impedance  $Z''_{in}$ . Last, according to the test result of  $Z''_{in}$ , determine the value of  $L_m$  and  $C_m$ , as shown in Fig. 4. In order to avoid the deterioration of NF due to the parasitic resistance of  $L_m$  and  $C_m$ , high Q components can be used. In this work, the ATC inductor was used. (The Qof a 12 nH inductor is about 62 at 1.2 GHz and the Q of a 7.4 nH inductor is about 79 at 1.575 GHz.)

Figure 14 shows the measured results of the input matching



Fig. 14. Measured  $S_{11}$  of the front-end in HG mode.



Fig. 15. Measured voltage gain in HG and LG modes.

performance in the range of 1–1.8 GHz. By using the matching method described above,  $S_{11}$  is about –28 dB at 1227.6 MHz and –23 dB at 1575.42 MHz. Figure 15 shows the measured conversion gain of the front-end at two bands. The conversion gain is about 33.8 dB at 1227.6 MHz and 33.9 dB at 1575.42 MHz. Figures 16 and 17 show the measured results of the linearity performance. Under the bypass mode, the 1-dB compression point is 0 dBm at 1227.6 MHz and

| Table 1. | . Performance | comparisons | between | recently | published | frontends. |
|----------|---------------|-------------|---------|----------|-----------|------------|
|          |               |             |         |          |           |            |

|                      |               |               | ^         | • •         |             |           |
|----------------------|---------------|---------------|-----------|-------------|-------------|-----------|
| Parameter            | This work     | This work     | Ref. [14] | Ref. [15]** | Ref. [16]   | Ref. [17] |
| Freq (MHz)           | 1227.6        | 1575.42       | 1575.42   | 1575.42     | 1575.42     | 1575.42   |
| Gain (dB)            | 33.9/8.8*     | 33.8/8.4*     | 36        | 35          | 38          | 11.4      |
| $S_{11}$ (dB)        | -28           | -23           | -20       | -17.7       | Na          | -24.5     |
| $P_{1dB}$ (dBm)      | -25.5/0*      | -24/1*        | -31       | -38         | -31.6       | -6.2      |
| IIP3 (dBm)           | -10/5*        | -10.5/5.5*    | -19       | Na          | -20.2       | 6.1       |
| NF (dB)              | 2.1           | 2.0           | 4.8       | 3.3         | 1.8         | 5.87      |
| $\Delta$ Mag (dB)    | < 0.05        | < 0.08        | Na        | Na          | Na          | Na        |
| $\Delta$ phase (deg) | < 0.8         | < 0.6         | Na        | Na          | Na          | Na        |
| Process (nm)         | 180           | 180           | 130       | 180         | 90          | 350       |
| Topology***          | sed-LNA+balun | sed-LNA+balun | Full-sed  | Balun-LNA   | Balun-LNA   | Full-diff |
|                      | +diff-mixer   | +diff-mixer   |           | +diff-mixer | +diff-mixer |           |
| Power (mW)           | 16            | 16            | 5.4       | 10          | 36          | 40.9      |

\* Correspond to the HG and the LG mode, respectively. \*\*Simulation results. \*\*\*sed and diff mean single-ended and differential topology, respectively.



Fig. 16. Measured input 1 dB compression point at 1.2 GHz band.



Fig. 17. Measured input 1 dB compression point at 1.5 GHz band.

1 dBm at 1575.42 MHz. Table 1 gives the measured results of the proposed frontend compared to recently published works. The NF of 1575.42 MHz is lower than 1227.6 MHz, which is due to the higher Q factor of  $L_m$ . From Table 1, it can be seen that the proposed frontend achieves a low noise figure and high linearity under low power consumption.

## 5. Conclusions

A dual-band multi-mode RF front-end for a navigation receiver in a 0.18- $\mu$ m RF CMOS process is presented. In order to work at two frequency bands, a reconfigurable LNA and broad band active balun were used. The LC input matching network makes the LNA work under low power consumption. To increase the linearity of the frontend, MGTR technology was employed. The measured results show that the frontend can be used for the four navigation systems.

## References

- Torre V D, Conta M, Chokkalingam R, et al. A 20 mW 3.24 mm<sup>2</sup> fully integrated GPS radio for location based services. IEEE J Solid-State Circuits, 2007, 42(3): 602
- [2] Gramegna G, Mattos P G, Losi M, et al. A 56-mW 23-mm<sup>2</sup> single-chip 180-nm CMOS GPS receiver with 27.2-mW 4.1-mm<sup>2</sup> radio. IEEE J Solid-State Circuits, 2006, 41(3): 540
- [3] Jo J G, Lee J H, Park D, et al. An L1-band dual-mode RF receiver for GPS and Galileo in 0.18- $\mu$ m CMOS. IEEE Trans Microw Theory Tech, 2009, 57(4): 919
- [4] Ko J, Kim J, Cho S, et al. A 19-mW 2.6-mm<sup>2</sup> L1/L2 dual-band CMOS GPS receiver. IEEE J Solid-State Circuits, 2005, 40(7): 1414
- [5] Yoshihiro U, Masaki H, Toshimasa M, et al. CMOS front-end circuit of dual-band GPS receiver. IEICE Trans Electron, 2005, 88(6): 1275
- [6] Richier C, Salome P, Mabboux G, et al. Investigation on different ESD protection strategies devoted to 3.3 V RF applications (2 GHz) in a 0.18 μm CMOS process. EOS/ESD Symposium Proceeding, 2000: 251
- [7] Sivonen P, Parssinen A. Analysis and optimization of packaged inductively degenerated common-source low-noise amplifiers with ESD protection. IEEE Trans Microw Theory Tech, 2005, 53(4): 1304
- [8] Yoon H K, Ismail M. A direct conversion CMOS RF front-end for IEEE 802.11a wireless LAN. IEEE International Symposium on Micro-NanoMechatronics and Human Science, 2003: 1171
- [9] Brandolini M, Rossi P, Sanzogni D, et al. A +78 dBm IIP2 CMOS direct downconversion mixer for fully integrated UMTS receivers. IEEE J Solid-State Circuits, 2006, 41(3): 552
- [10] Lee T H. The design of CMOS radio frequency integrated circuits. Cambridge: Cambridge University Press, 1998

- [11] Xi Zhanguo, Qin Yajie, Hong Zhiliang, et al. A 3.3-V, 1.9-GHz, high linear CMOS up-mixer with multi-tanh linearization technique. International Conference on ASIC, 2005: 355
- [12] Kim T W, Kim B, Lee K. Highly linear receiver front-end adopting MOSFET transconductance linearization by multiple gated transistors. IEEE J Solid-State Circuits, 2004, 39(1): 223
- [13] Gao Peijun, Min Hao. A 2.4-GHz low power dual gain low noise amplifier for ZigBee. Journal of Semiconductors, 2009, 30(7): 075007
- [14] Liscidini A, Mazzanti A, Tonietto R, et al. A 5.4 mW GPS CMOS quadrature front-end based on a single-stage LNA-mixer-VCO.

ISSCC, 2006: 1892

- [15] Xia Wenbo, Zhang Xiaolin. A 10 mW CMOS RF front-end for portable GPS receivers. 5th International Conference on Wireless Communications, Networking and Mobile Computing, 2009: 1
- [16] Yanduru N K, Low K M. A highly integrated GPS front-end for cellular applications in 90 nm CMOS. IEEE Dallas Circuits and Systems Workshop: System-on-Chip Design, Applications, Integration, and Software, 2008: 1
- [17] Cheng W C, Chan C F, Pun K P, et al. A low voltage current mode CMOS integrated receiver front-end for GPS system. Analog Integrated Circuits and Signal Processing, 2010, 63(1): 23