# Strained Si Channel Heterojunction pMOSFET Using 400°C LT-Si Technology\* Mei Dinglei<sup>1</sup>, Yang Mohua<sup>1</sup>, Li Jingchun<sup>1</sup>, Yu Qi<sup>1</sup>, Zhang Jing<sup>2</sup>, Xu Wanjing<sup>2</sup> and Tan Kaizhou<sup>2</sup> (1 School of Microelectronics and Solid-State Electronics, University of Electronic Science and Technology of China, Chengdu 610054, China) (2 National Key Laboratory of Analog IC's, Chongqing 400060, China) Abstract: A novel MBE-grown method using low-temperature (LT) Si technology is introduced into the fabrication of strained Si channel heterojunction pMOSFETs. By sandwiching a low-temperature Si layer between Si buffer and SiGe layer, the strain relaxation degree of the SiGe layer is increased. At the same time, the threading dislocations (TDs) are hold back from propagating to the surface. As a result, the thickness of relaxed Si<sub>1-x</sub>Ge<sub>x</sub> epitaxy layer on bulk silicon is reduced from several micrometers using UHVCVD to less than 400 nm(x=0.2), which will improve the heat dissipation of devices. AFM tests of strained Si surface show RMS is less than 1.02 nm. The DC characters measured by HP 4155B indicate that hole mobility $\mu_P$ has 25% of maximum enhancement compared to that of bulk Si pMOSFET processed similarly. Key words: SiGe; low-temperature Si; strain relaxation; threading dislocation EEACC: 2560R #### 1 Introduction With years of inspiring developments, Si-CMOS devices have been progressed into sub 0. $1\mu$ m regime by aggressive scaling. However, as dimensions continue to shrink, device scaling is becoming increasingly difficult due to various physical and technological limitations<sup>[1]</sup>. In searching propellants for the next generation of microelectronic devices and integrated circuits, channel engineering has been attracting more and more attention, which enhances carrier transport in the MOSFET channel by its material properties changed. Today silicon germanium (SiGe) used as either channel material or relaxed virtual substrate is the most promising choice. Grown by ultra high vacuum chemical vapor deposition (UHVCVD), several micrometers composition grading SiGe layer can achieve nearly fully relaxed SiGe with threading dislocation density less than $10^6 \text{cm}^{-2l \cdot 2l}$ . When Si is grown on relaxed Si<sub>1-x</sub>Ge<sub>x</sub>, it will be strained with type II band alignment, which will increase both the electron and hole mobility. Based on this technology, both heteronMOSFETs and pMOSFETs show better performances than that of similarly processed bulk-Si n/p MOSFETs<sup>[3,4]</sup>. However, this composition grading technology has several drawbacks. <sup>\*</sup> Project supported by Funds National Key Laboratory of Analog IC(No. 2000JS09. 3. 1. DZ02) Mei Dinglei male, was born in 1981. His research subject is mainly about SiGe CMOS device and circuit. Email: meidinlei@ std. uestc. edu. cn Received 25 December 2003, revised manuscript received 8 May 2004 © 2004 The Chinese Institute of Electronics - (1) Due to strain relaxation of SiGe alloy, threading dislocation density are dramatically influenced by the composition-grading rate. Higher Ge fraction requires thicker layer, which is unfavorable for heat dissipation of devices and mass fabrication in industry due to its high cost. - (2) The SiGe epitaxy layers, grown by UHVCVD, usually suffer from surface fluctuation with amplitude in a range of 15~ 20nm, which adds difficulties in the growth of upper layers. To overcome these drawbacks, several technologies for ultra-thin virtual SiGe substrates are developed, such as low-temperature (LT) Si or SiGe technology<sup>[5]</sup>, LEPECVD technology<sup>[6]</sup>, hydrogen or helium ion implantation technology<sup>[7]</sup>. In this paper, 400°C LT-Si technology is employed in fabricating strain-Si pMOSFET. #### 2 Device structure The cross section of strained Si heterojunction pMOSFET is shown in Fig. 1. Fig. 1 Designed cross section of the strained Si channel pMOSFET with gate length $L=4.5\mu m$ All layers beyond the n-Si substrate are grown by MBE, which will be discussed in details later. After low temperature oxidation of surface strained Si layer, 11nm gate oxide is formed. The thickness of $N^+$ doped polysilicon gate is 480nm. Shown in Fig. 2 and measured precisely by scanning electronic microscope (SEM), the width and the length of the device are $52\mu m$ and $4.5\mu m$ , respectively. Fig. 2 SEM photo of the strained Si channel pMOSFET with $W/L=52\mu\mathrm{m}/4.5\mu\mathrm{m}$ ### 3 Experiment The whole layers are grown on $\phi_{100mm}$ 100 n-type Si substrate by solid source MBE, shown in Fig. 3. The Si buffer layer grown directly on Si substrate can separate overgrown layer from surface damages on Si substrate, introduced by CMP etc. In our experiment 10nm Si buffer grown at 700°C is used. With LT-Si technology employed, a 100nm LT-Si layer grown at 400°C is sandwiched between 300nm SiGe layer and 10nm Si buffer layer. The point defects introduced by this layer can enhance the relaxation degree of upper layers and hold back threading dislocations from propagating to the surface. Still there may be remaining strain in the early grown SiGe layer. However, as the layer thickness is approaching to 300nm, the strain caused by crystal lattice mismatch of Si1-x Gex/Si hetero structure can be relieved. In the end, the Si1- \*Ge\* layer is fully relaxed. When 12nm n-Si and 5. 3nm i-Si are grown, they are strained. The top 5. 3nm i-Si is sacrificial layer for gate oxidation. Results from oxidation experients show that due to stretching strain in surface layers, the oxidation rate is much lager than that of bulk silicon. This adds difficulties to control precisely the oxidation thickness and to maintain the process stability. | 5. 3nm | i | strained Si | |-------------------|-------|----------------------| | 12nm | n | strained Si | | 300nm | n | relaxed Sio. 8Geo. 2 | | 100 <sub>nm</sub> | i | LT-Si | | 10nm | i | Si buffer | | n S | i sub | 100⟩ 1~ 5Ω/□ | Fig. 3 Total structure of epitaxy layers of strained Si channel pMOSFET After growth of strained Si/relaxed SiGe layers, the heterojunction MOSFETs are fabricated with standard CMOS fabrication process, except for the gate oxidation and annealing. If the oxidation temperature is too high, Ge diffuses into channel, which will change the strained Si to strained Si<sub>1-y</sub> Ge<sub>y</sub> (0 < y < 1), thus change the strain in the MOS channel. This will ultimately degrade the device performance and must be avoided. So, instead of thermal oxidation at approximate 1100°C as usual, low temperature oxidation is used in temperature range of 800~ 850°C. In our experiments the gate oxide thickness is 11nm, confirmed by $C \sim V$ measurements, which needs only very short oxidation time. After gate polysilicon and source/drain implantation, the wafers are annealed for 15s at 960°C in N₂ atmosphere. #### 4 Results and discussion After MBE-grown structures are completed, the sample is tested by atomic force microscope (AFM) and double crystal X-ray diffraction (DCXRD). Results shown in Fig. 4 indicate the RMS is 1.02nm in a scanning rang of $25\mu$ m $\times$ $25\mu$ m. Figure 4(b) is the enlarged picture of Fig. 4 (a) with scanning range of $5\mu$ m $\times$ $5\mu$ m. DCXRD result is shown in Fig. 5. The position of SiGe peak and the extended width of half maximum (FWHM) of X-ray diffraction peaks indicate that relaxed SiGe layer is attained. Figure 6 shows the $I_{\rm leakage}$ current of strained Si heterojunction PMOSFET at $V_{\rm gs}$ = 0V. The leakage current density is 135pA/ $\mu$ m (@ $V_{\rm ds}$ = - 5V), measured by HP Agilent 4155B. Fig. 4 AFM tests of samples (RMS= 1.02nm) Fig. 5 X-ray (004) rocking curves of samples Fig. 6 $I_{\text{leakage}}$ versus $V_{\text{d}}$ at $V_{\text{g}}$ = 0V Figure 7 to Figure 10 show the output $I \sim V$ characteristics of strained Si heterojunction pMOS- FETs and that of bulk-Si pMOSFETs processed similarly, which prove obvious improvements of device performance using low-temperature (LT) Si technology. The sweep voltage applied on both Fig. 7 Output *I-V* characteristics of strained Si pMOSFET (x-coordinate: 1V/div; y-coordinate: 1mA/div) Fig. 8 Output *I-V* characteristics of bulk Si pMOS-FET (x-coordinate: 2V/div; y-coordinate: 1mA/div) gate electrodes is $0 \sim 10 \text{V}$ . From the experimental results, it is found that $I_d$ curve in strained Si pMOSFET is flatter than that in bulk-Si pMOSFET, which means the output impedance $r_0$ is larger. This conclusion is now under investigation, which is likely due to the different layer structures of strain-Si pMOSFET and channel doping. This is advantageous for analog IC design such as analog amplifiers due to higher intrinsic gain $(g_m r_0)$ . For low channel doping concentration $(1 \times 10^{16} \text{cm}^{-3})$ , $V_T$ of strain-Si pMOSFET extracted from Fig. 8 is -0.4 V, while that of Si pMOSFET extracted from Fig. 9 is - 1.2V due to the absence of channel doping adjustment. Fig. 9 $I_{\rm ds}$ versus $V_{\rm gs}$ characteristics of strain Si pMOSFET (x-coordinate: 0.1V/div; y-coordinate: $10\mu {\rm A/div}$ ) Fig. 10 $I_{ds}$ versus $V_{gs}$ characteristics of bulk-Si pMOSFET (x-coordinate: 0.2V/div; y-coordinate: $10\mu$ A/div) Using the following formulations, $$I_{\rm ds} = -\frac{1}{2} (W/L) \mu_{\rm p} C_{\rm ox} (V_{\rm gs} - V_{\rm th})^2$$ $$G_{\rm m} = \frac{\Delta I_{\rm ds}}{\Delta V_{\rm gs}}$$ $$\frac{\mu_{\rm p, ss}}{\mu_{\rm p, si}} = \frac{I_{\rm ds, ss} (V_{\rm gs, ss} - V_{\rm th, si})^2}{I_{\rm ds, si} (V_{\rm gs, ss} - V_{\rm th, ss})^2}$$ where $\mu_{\rm P,\,ss}$ and $\mu_{\rm P,\,si}$ refer to the hole mobility of strained Si and bulk Si, respectively, the induced saturate transconductance $G_{\rm m}$ and mobility enhancement $\mu_{\rm P,\,ss}/\mu_{\rm P,\,si}$ vs $V_{\rm gs}$ are shown in Fig. 11 and Fig. 12. In Fig. 11, $G_{m,ss}$ and $G_{m,si}$ refer to the transconductance of strained Si and bulk Si pMOSFET, re- Fig. 11 $G_m$ versus $V_{gs}$ at 300K with $W/L = 52\mu \text{m}/4$ . $5\mu \text{m}$ Fig. 12 Enhancement of the hole saturation mobility at 300K spectively. In a wide range of $V_{\rm gs}$ , $G_{\rm m,ss}$ maintains constant, with maximum amplitude twice times higher than that of $G_{\rm m,si}$ at $V_{\rm gs}=3{\rm V}$ . From Fig. 12, when $V_{\rm gs}$ is close to 3.5~ 4V,25% of the maximum mobility enhancement can be achieved. Unfortunately, it is also found when $V_{\rm gs}$ is below 2V, the hole mobility is degraded. For lower $V_{\rm gs}$ , the holes in strain-Si pMOSFET are confined near Si/SiGe hetero interface. Due to alloy scattering brought by Ge component and still higher threading dislocations (TD) density compared to that of Si pMOSFET, hole mobility is decreased relatively. Details of the reasons are still under investigation. #### 5 Conclusion In this paper, fabrication of strained Si channel heterojunction pMOSFETs with LT-Si technology is introduced, with standard Si processes except for gate oxidation and annealing due to temperature limitations. The thickness of relaxed Sio.8Geo.2 epitaxy layer is reduced to less than 400nm with RMS of the strained Si surface less than 1.02nm. Device measurements indicate that hole mobility has been enhanced by a maximum factor of 1.25. Refer to the experimental results achieved by Fitzgerald et al. from MIT<sup>[8]</sup>, higher Ge fraction in relaxed SiGe layer results in higher hole mobility enhancement compared to that of the bulk Si MOS-FETs processed similarly. Acknowledgement The authors would like to acknowledge discussions with Prof Harold Gamble from Northern Ireland Semiconductor Research Centre and X-ray rocking curve measurement aid from Institute of Physics and Center for Condensed Matter Physics, The Chinese Academy of Sciences. #### References - [1] Rim K, Hoyt J L, Gibbons J F. Fabrication and analysis of deep submicron strained-Si n-MOSFET's. IEEE Trans Electron Devices, 2000, 47(7):1406 - [2] Bernard S. Meyerson. UHV/CVD Growth of Si and Si: Ge alloys: chemistry, physics, and device application. Proceeding of the IEEE, 1992, 80(10): 1592 - [3] Shi Jin, Huang Wentao, Chen Peiyi. Strained Si-channel heterojunction n-MOSFET. Chinese Journal of Semiconductors, 2002, 23(7):685 - [4] Li Chen, Luo Guangli, Liu Zhinong, et al. Novel strained Si/relaxed SiGe channel PMOSFETs. Thin Solid Films, 2002, 409(1):112 - [5] Chen H, Guo L W, Cui Q, et al. Low temperature buffer layer for growth of a low-dislocation-density SiGe layer on Si by molecular-beam epitaxy. J Appl Phys, 1996, 79: 1167 - [ 61 Rosenbald C. Stangl J. Müller E. et al. Strain relaxation of graded SiGe buffers grown at very high rates. Materials Science and Engineering B, 2000, 71: 20 - [7] Holländer B, Lenk St, Mantl S, et al. Strain relaxation of pseudomophic Si<sub>1-x</sub> Ge<sub>x</sub>/Si(100) heterostructures after hydrogen or helium ion implantation for virtual substrate fabrication. Nuclear Instruments and Methods in Physics Research B, 2001, 175-177; 357 - [8] Fitzgerald E A, Lee M L, Leitz C W, et al. MOSFET channel engineering using stratined Si, SiGe, and Ge channel. ECS Meeting Proceedings, Paris, 2003 ## 应用 400℃低温 Si 技术制备应变 Si 沟道 pMOSFET\* 梅丁蕾 杨谟华 李竞春 于 奇 张 静 徐婉静 谭开洲 (1 电子科技大学微电子与固体电子学院,成都 610054) (2 模拟集成电路国家重点实验室,重庆 400060) 摘要: 在利用分子束外延方法制备 SiGe pM OSFET 中引入了低温 Si 技术. 通过在 Si 缓冲层和 SiGe 层之间加入低温 Si 层, 提高了 SiGe 层的弛豫度. 当 Ge 主分为 20%时, 利用低温 Si 技术生长的弛豫 Si<sub>1-x</sub> Ge<sub>x</sub> 层的厚度由 UHV CV D 制备所需的数微米降至 400nm 以内, AFM 测试表明其表面均方粗糙度(RMS) 小于 1.02nm. 器件测试表明, 与相同制备过程的体硅 pM OSFET 相比, 空穴迁移率最大提高了 25%. 关键词: 锗硅; 低温硅; 弛豫; 线位错 **EEACC: 2560R** 中图分类号: TN 386 文献标识码: A 文章编号: 0253-4177(2004)10-1221-06 <sup>\*</sup> 模拟集成电路国家重点实验室基金资助项目(合同号: 2000JS09. 3. 1. DZ02) 梅丁蕾 男, 1981 年出生, 硕士研究生, 研究方向为 SiGe CM OS 器件与电路. 2003-12-25 收到, 2004-05-08 定稿