# A Method to Separate Effects of Oxide-Trapped Charge and Interface-Trapped Charge on Threshold Voltage in pMOSFETs Under Hot-Carrier Stress\* Yang Guoyong, Wang Jinyan, Huo Zongliang, Mao Lingfeng, Tan Changhua and Xu Mingzhen (Institute of Microelectronics, Peking University, Beijing 100871, China) Abstract: A simple new method based on the measurement of charge pumping technique is proposed to separate and quantify experimentally the effects of oxide-trapped charges and interface-trapped charges on threshold voltage degradation in p-channel metal-oxide-semiconductor field-effect transistors (pMOSFETs) under hot-carrier stress. Further, the experimental results verify the validness of this method. It is shown that, all three mechanisms of electron trapping effect, hole trapping effect and interface trap generation play important roles in p-channel MOSFETs degradation. It is noted that interface-trapped charge is still the dominant mechanism for hot-carrier-induced degradation in p-channel MOSFETs, while a significant contribution of oxide-trapped charge to threshold voltage is demonstrated and quantified. Key words: MOS device; oxide trap; interface trap; hot-carrier degradation; threshold voltage PACC: 7220J; 7340Q CLC number: TN43 Document code: A Article ID: 0253-4177(2003)07-0673-07 #### 1 Introduction It is well known that the hot-carrier effect becomes an important reliability issue with the dimensions of the MOSFET devices scaling down to submicrometer level<sup>[1~3]</sup>. Due to the hot-carrier effect, threshold voltage ( $V_{th}$ ) of the device can be shifted, which will degrade the speed and current drive of device. Under hot-carrier stress, threshold voltage degradation is caused by hot-carrier-induced Coulomb scattering centers[4,5]: interface-trapped charge and oxide-trapped charge. Understanding the roles these charges play in threshold voltage degradation is essential for prediction of threshold voltage behavior under hot-carrier stress. It is well known that interface-trapped charge and oxidetrapped charge have different time dependencies of buildup and different annealing properties [6]. As a result, different hot-carrier stress modes give rise to different relative amounts of interface-trapped charge and oxide-trapped charge. Therefore, it is necessary to quantify the effects of both trapped charge components separately. However, it is difficult due to the fact that the effect of oxide charge <sup>\*</sup> Project supported by State Key Development Program for Basic Research of China(No. G2000-036503) Yang Guoyong male, was born in 1976, PhD candidate. His main research interest is hot-carrier degradation of submicrometer MOSFET. Tan Changhua male, professor. His current interests include physics and reliability of small dimensional devices. Xu Mingzhen female, professor. Her current interests include physics and characterization of small dimensional devices and reliability of semiconductor material and devices. trapping on device degradation is normally combined with, and masked by, the effect of interface traps. Moreover, it has been proposed that electrons generated by impact ionization can be injected into the oxide along with the injection of channel holes. Oxide charge is created when electrons and holes are trapped in the oxide. For a better understanding of degradation mechanisms and modeling of hot-carrier-induced damage, it is desirable to develop a technique to quantitatively determine the effects of interface trap generation and oxide charge trapping on device degradation. In recent studies<sup>[7,8]</sup>, Cheng et al. proposed a new technique to separate and quantify the effects of hot-carrier-induced interface trap creation and oxide charge trapping on the degradation in pMOS-FETs by using the hydrogen/deuterium isotope effect. However, no clear relation between threshold voltage shift $(\Delta V_{th})$ and oxide trapped charges $(\Delta N_{\rm ot})$ was obtained by this method. And their method is complex in nature due to additional annealing process in H2 and D2. In addition, other studies [9] show that electron injection exists under all of hot-carrier stress conditions in pMOSFETs, which was also observed in our experiments. It indicts that it is difficult to find a stress condition, where the generation of interface trap is the only degradation mechanism, as a criterion in Cheng's method. In this paper, a simple and effective method to separate the effects of oxide-trapped charge and interface-trapped charge on threshold voltage in pMOSFETs under hot-carrier stress is demonstrated. The validness of this method is demonstrated by applying it to quantify the effects of interface trap generation and oxide charge trapping on the threshold voltage shift in deep submicron pMOS-FETs. ### 2 Method description It is well known that the total threshold voltage shift, $\Delta V_{th}(t)$ , is due to two factors: (1) the evolution of the net gate oxide trapped charge, $\Delta N_{\rm ot}$ , (located at a distance $x_{\rm d}$ from the Si/SiO<sub>2</sub> interface) and (2) the generation of the Si/SiO<sub>2</sub> interface trap charge, $\Delta N_{\rm it}^{[10]}$ . Assuming that $x_{\rm d}$ is close to the Si/SiO<sub>2</sub> interface<sup>[11]</sup>, the threshold voltage degradation can be expressed as a function of two variables, $\Delta N_{\rm ot}$ and $\Delta N_{\rm it}$ . The corresponding total threshold voltage shift, $\Delta V_{\rm th}(t)$ due to hotcarrier stress can be expressed as the sum of two components: the effect of oxide-trapped charge, $\Delta V_{\rm th, Not}(t)$ , and the effect of interface-trapped charge, $\Delta V_{\rm th, Not}(t)$ . Then, for different devices under different stress conditions, we have: $$\Delta V_{\text{th}}^{1}(t) = \Delta V_{\text{th, Not}}^{1}(t) + \Delta V_{\text{th, Nit}}^{1}(t)$$ (1) $$\Delta V_{\text{th}}^2(t) = \Delta V_{\text{th, Not}}^2(t) + \Delta V_{\text{th, Nit}}^2(t)$$ (2) where the superscript 1 and 2 represent different devices under different stress conditions, respectively. Further, according to above equations, the difference of threshold voltage shift between these two transistors is expressed as $$\Delta V_{\text{th}}^{1}(t_{1}) - \Delta V_{\text{th}}^{2}(t_{2}) = (\Delta V_{\text{th, Not}}^{1}(t_{1}) - \Delta V_{\text{th, Not}}^{2}(t_{2})) + (\Delta V_{\text{th, Nit}}^{1}(t_{1}) - \Delta V_{\text{th, Nit}}^{2}(t_{2}))$$ (3) To simplify this equation, a condition is added to our analysis. It is known that when equal numbers of interface traps are created in these two transistors, $$\Delta N_{ii}^{1}(t_1) = \Delta N_{ii}^{2}(t_2) \tag{4}$$ where $t_1$ and $t_2$ represent the stress time required to generate a given number of interface traps under different stress conditions, respectively. The threshold voltage shifts due to interface trap creation are the same in both devices, $$\Delta V_{\text{th, Nit}}^{1}(t_1) = \Delta V_{\text{th, Nit}}^{2}(t_2) \tag{5}$$ Combining Eqs. (3) and (5), one can obtain $$\Delta V_{\text{th}}^{1}(t_{1}) - \Delta V_{\text{th}}^{2}(t_{2}) = (\Delta V_{\text{th, Not}}^{1}(t_{1}) - \Delta V_{\text{th, Not}}^{2}(t_{2}))$$ (6) It is noted that the result obtained from Eq. (6) is the difference of $\Delta V_{\rm th}$ between two modes, not the contribution of all oxide-trapped charge under hot-carrier stress to the degradation of $V_{\rm th}$ . Equation (6) indicates that if the same number of created interface traps is given, the difference of $\Delta V_{\rm th,\,Not}$ between the two stress conditions is uniquely due to oxide charge trapping, while the difference of corresponding oxide-trapped charge, $\Delta N_{\rm ot}$ , can be experimentally obtained by CP technique. Hence, the relation between the difference of $\Delta V_{\rm th,\,Not}$ and difference of $\Delta N_{\rm ot}$ can be obtained. Then, $\Delta V_{\rm th,\,Not}(t)$ can be calculated from the time dependence of $\Delta N_{\rm ot}$ obtained by CP method, while $\Delta V_{\rm th,\,Nit}(t)$ can be given by Eq. (1). ### 3 Experiment The devices used in our experiments are surface-channel $p^+$ -poly gated pMOSFETs with the gate length of 0. 275 $\mu$ m and the gate oxide thickness of 4nm. The transistors were then subjected to channel-hot-hole stress with a fixed drain stress voltage $V_d = -4.6$ V and various gate stress voltage $V_g$ from $V_d/2$ to $V_d$ . The source and the substrate were grounded at all stress conditions. Interface trap density and oxide trapped charge density were periodically measured during stress by the charge pumping technique using stress by the charge pumping technique by the conventional $I_d$ - $V_g$ characteristics with $V_d = -50$ mV. All of our experiments are performed in the dark at room temperature. ### 4 Results and discussion Figures 1(a), (b), and (c) show the interface trap creation, $\Delta N_{\rm it} = N_{\rm it} - N_{\rm it0}$ , the evolution of the number of oxide-trapped charge, $\Delta N_{\rm ot} = N_{\rm ot} - N_{\rm ot0}$ , and the threshold voltage shift, $\Delta V_{\rm th} = V_{\rm th} - V_{\rm th0}$ , vary with stress time, respectively. It is clear that, $\Delta N_{\rm it}$ and $\Delta V_{\rm th}$ are always larger for stress condition at $V_{\rm g} = V_{\rm d}$ than at $V_{\rm g} = V_{\rm d}/2$ . It is interesting in Fig. 1 (b) that, for stress condition at $V_{\rm g} = V_{\rm d}$ , the oxide trapped charge is few negative, and becomes positive after long stress time. In pMOSFETs, the electron trapping leads to positive $V_{\rm th}$ shift, while hole trapping results in negative $V_{\rm th}$ shift. The phenomenon could be attributed to the combination of electron trapping effects and hole trapping effects, interpreted in our previous study (unpublished). The existence of negative oxide charge in initial stress period has also been reported in other work<sup>[9]</sup>. Fig. 1 Hot-carrier-induced interface trap creation (a), hot-carrier-induced oxide trapped charges (b), and threshold voltage shift (c) in pMOSFETs under two hot-carrier stress conditions From Fig. 1 (b), electron trapping is dominant in oxide charging under both stress conditions, so one would expect an increase of $V_{\text{th}}$ (positive $\Delta V_{\text{th}}$ ). However, in Fig. 1 (c) a negative $\Delta V_{\rm th}$ is observed after stress. This is due to the fact that as a significant number of interface traps are generated, they cause negative $V_{\rm th}$ shift and overshadow the effect of electron trapping. And more, when the gate stress voltage $V_{\rm g}$ is increased to $V_{\rm g} = V_{\rm d}$ , hole trapping also plays an important role resulting in more negative $V_{\rm th}$ shift during the device degradation. According to our method, $\Delta V_{th}$ and $\Delta N_{ot}$ are plotted as function of $\Delta N_{it}$ and shown in Fig. 2(a) and (b), respectively. Fig. 2 Correlation of threshold voltage shift and interface trap creation (a) and correlation of oxide trapped charges and interface trap creation (b) under various gate voltage stress conditions #### 4. 1 Effect of Not on Vth By using our method to calculate the contribution of oxide trapped charges, $\Delta N_{\rm ot}$ , to threshold voltage shift, $\Delta V_{\rm th, Not}$ , for different stress conditions in Fig. 2, one can readily obtain the relation between threshold voltage shift $\Delta V_{\rm th, Not}$ and oxide trapped charges $\Delta N_{\rm ot}$ . And typical result is shown in Fig. 3. A good linear relation between $\Delta V_{\rm th,\,Not}$ and $\Delta N_{\rm ol}$ can be clearly seen $$\Delta V_{\text{th, Not}} = -\alpha \Delta N_{\text{ot}}$$ While, according to Possion's equation, $\Delta V_{\mathrm{th,\,Not}}$ can be expressed as $$\Delta V_{\text{th, Not}} = - \frac{q}{C_{\text{ox}}} \overline{\Delta N_{\text{ot}}}$$ where q is unit electron charge, $C_{\rm ox} = \epsilon_0 \epsilon_{\rm SiO_2}/t_{\rm ox}$ is the oxide capacitance, $t_{\rm ox}$ is the oxide thickness, $\epsilon_0$ is the permittivity of vacuum, and $\epsilon_{\rm SiO_2}$ is the SiO<sub>2</sub> relative dielectric constant. From Fig. 3, the coefficient $\alpha$ , which is the slope of $\Delta V_{\rm th, Not}$ versus $\Delta N_{\rm ot}$ , is $1.81\times 10^{-13}$ and is very close to the theory value of $q/C_{\rm ox}$ , $1.85\times 10^{-13}$ , which in turn verify the validation of our method. Fig. 3 Extracted relation of threshold voltage shift $\Delta V_{\rm th,\,Not}$ and oxide trapped charges $\Delta N_{\rm ot}$ in pMOS-FETs under hot-carrier stress #### 4. 2 Effect of Nit on Vth Once the contribution of oxide charge trapping, $\Delta V_{\rm th, Not}$ , is known, one can simply extract the contribution of interface trap creation, $\Delta V_{\rm th, Not}$ , by subtracting $\Delta V_{\rm th, Not}$ from the total $V_{\rm th}$ shift. The result is shown in Fig. 4. Similarly with the result in Fig. 3, the linear relation of $\Delta V_{\rm th, Nit}$ and $\Delta N_{\rm it}$ is observed as well. It is worth noting that in Fig. 4, the $V_{\rm th}$ shift due to interface trap generation in device stressed at $V_{\rm g} = V_{\rm d}/2$ are very close to the result in device stressed at $V_{\rm g} = V_{\rm d}$ , which further verify the validation of the proposed method. Fig. 4 Extracted relation of threshold voltage shift $\Delta V_{\rm th,\,Nit}$ and interface trap generation $\Delta N_{\rm \,it}$ in pMOS-FETs under hot-carrier stress #### 4. 3 Applications The time dependence of both $\Delta N_{\rm ot}$ and $\Delta N_{\rm it}$ can be extracted by charge pumping technique simultaneously, then, $\Delta V_{\rm th,\,Not}$ and $\Delta V_{\rm th,\,Nit}$ as a function of stress time, can be obtained as well. The results are shown in Figs. 5 (a) and (b). Fig. 5 (a) Extracted time dependence of the threshold voltage shift $\Delta V_{\text{th, Not}}$ due to oxide-trapped charges $\Delta N_{\text{ot}}$ ; (b) Extracted time dependence of the threshold voltage shift $\Delta V_{\text{th, Nii}}$ due to interface-trapped charges $\Delta N_{\text{ii}}$ in pMOSFETs under hot-carrier stress In Figs. 5 (a) and (b), the threshold voltage shift due to oxide-trapped charge, $\Delta V_{\text{th, Not}}$ , agrees to the logarithmic time dependence, while the threshold voltage shift, $\Delta V_{\text{th, Nit}}$ , due to interface trap generation, increases with stress time by power-law. Because the experimental results show that the total threshold voltage shift can not be interpreted by the unique effect of either interface trap generation or oxide-trapped charge, both of interface states or oxide-traps affect the total threshold voltage shift. It is seen in Figs. 5 (a) and (b) that at stress of $V_g = V_d/2$ , more sever electron trapping occurs while few interface trap are generated than at stress of $V_g = V_d$ . And it is also observed that at both stress conditions, the effect of generated interface trap on threshold voltage degradation is greater than the effect of oxide-trapped charges. Since in pMOSFETs, the electron-trapped charge leads to positive $V_{th}$ shift, while interface-trapped charge results in negative $V_{th}$ shift, the stress condition of $V_g = V_d/2$ shows few negative threshold voltage shift. This can interpret why the stress condition of $V_g = V_d/2$ . Although interface-trapped charge is the dominant mechanism for hot-carrier-induced degradation in p-channel MOSFETs, a significant contribution of oxide-trapped charge to threshold voltage is demonstrated in Fig. 5, especially for the stress of $V_{\rm g} = V_{\rm d}/2$ . It is worth noting that in our method, there is not a limit on the hot-carrier stress conditions, and the only thing is that at least two transistors are stressed at different stress conditions. It indicts that our method is more convenient and its application range is wide. #### 5 Conclusion In summary, by using the charge pumping technique, we have investigated the degradation mechanisms in pMOSFETs. We present a new approach to distinguish and quantify the effects of generated interface trap and oxide trapped charge on hot-carrier-induced degradation in pMOSFETs. It is found that neither interface-trapped charge alone nor oxide-trapped charge alone could properly account for hot-carrier-induced threshold voltage instability. Based on the method we developed, the sum of interface-trapped charge and oxide-trapped charge should be used in threshold voltage modeling. The significant contribution of oxide-trapped charge to threshold voltage is demonstrated, while the interface-trapped charges are the dominant mechanism for hot-carrier-induced degradation in p-channel MOSFETs. **Acknowledgement** Thanks to Motorola Company for providing experiment samples and measurement equipments. #### References - [ 1 ] Hu C, Tam S C, Hsu F C, et al. Hot-electron-induced MOS-FET degradation-model, monitor, and improvement. IEEE Trans Electron Devices, 1985, 32: 375 - [2] Lin C, Biesemans S, Han L K, et al. Hot carrier reliability for 0.13µm CMOS technology with dual gate oxide thickness. In: IEDM Tech Dig, 2000: 135 - [3] Li E, Rosenbaum E, Tao J, et al. Projecting lifetime of deep submicron MOSFET's. IEEE Trans Electron Device, 2001, 48: 671 - [4] Heremans P, Bellens R, Groeseneken G, et al. Analysis of the charge pumping technique and its application for the evaluation of MOSFET degradation. IEEE Trans Electron Devices, 1998, 45: 2194 - [5] Doyle B, Bourcerie M, Marchetaux J C, et al. Interface state creation and charge trapping in the medium-to-high gate voltage rang (V<sub>d</sub>/2> V<sub>g</sub>> V<sub>d</sub>) during hot-carrier stress of n-MOS transistors. IEEE Trans Electron Devices, 1990, 37: 744 - [6] Tsuchiya T. Trapped-electron and generated interface-trap effects in hot-electron-induced MOSFET degradation. IEEE Trans Electron Devices, 1987, 34: 2291 - [7] Cheng Kangguo, Li Jinju, Hess K, et al. Hot-carrier-induced oxide charge trapping and interface trap creation in metal-oxide-semiconductor devices studied by hydrogen/deuterium isotope effect. Appl Phys Lett, 2001, 78(13): 1882 - [8] Cheng Kangguo, Lee J, Lyding J W, et al. Seperation of hotcarrier-induced interface trap creation and oxide charge trapping in PMOSFETs studied by hydrogen/deuterium isotope effect. IEEE Electron Devices Lett, 2001, 22: 188 - [9] Kok C K, Chew W C. A comparative study of charge trapping effects in LDD surface-channel and buried-channel PMOS transistors using charge profiling and threshold voltage shift measurements. Proc IPFA, 1999: 200 - [10] Papadas C, Ghibaudo G, Pio F, et al. On the charge build-up mechanisms in gate dielectrics. Solid State Electron, 1994, 37: 495 - [11] San K T, Ma T P, et al. Determination of trapped oxide charge in flash EPROM and MOSFETs with thin oxides. IEEE Electron Device Lett, 1992, 13: 439 - [12] Heremans P, Witters J, Groeseneken G, et al. Analysis of the charge pumping technique and its application for the evaluation of MOSFET degradation. IEEE Trans Electron Devices, 1989, 36: 1318 - [13] Li H H, Chu Y L, Wu C Y. A new simplify charge-pumping current model and its model parameter extraction. IEEE Trans Electron Devices, 1996, 43: 1857 - [14] Woltjer R, Hamada A, Takeda E. Time dependence of p-MOSFET hot-carrier degradation measured and interpreted consistently over ten orders of magnitude. IEEE Trans Electron Devices, 1993, 40: 392 ## 一种用于分离 pMOS 器件热载流子应力下氧化层陷阱电荷和 界面陷阱电荷对阈值电压退化作用的方法\* 杨国勇 王金延 霍宗亮 毛凌锋 谭长华 许铭真 (北京大学微电子学研究所, 北京 100871) 摘要:在电荷泵技术的基础上,提出了一种新的方法用于分离和确定氧化层陷阱电荷和界面陷阱电荷对 pMOS 器件热载流子应力下的阈值电压退化的作用,并且这种方法得到了实验的验证.结果表明对于 pMOS 器件退化存在三种机制:电子陷阱俘获、空穴陷阱俘获和界面陷阱产生.需要注意的是界面陷阱产生仍然是 pMOS 器件热载流子退化的主要机制,不过氧化层陷阱电荷的作用也不可忽视. 关键词: MOS 器件; 氧化层陷阱; 界面陷阱; 热载流子退化; 阈值电压 PACC: 7220J; 73400 中图分类号: TN43 文献标识码: A 文章编号: 0253-4177(2003)07-0673-07 <sup>\*</sup> 国家重点基础研究发展规划资助项目(No. 2000-036503) 杨国勇 男, 1976年出生, 博士研究生, 主要研究兴趣是深亚微米 MOS 器件的热载流子退化. 谭长华 男, 教授, 主要从事小尺寸器件物理及可靠性物理的研究. 许铭真 女,教授,主要从事小尺寸 MOS 器件特性及其表征、半导体材料可靠性物理和器件可靠性物理的研究.