SEMICONDUCTOR INTEGRATED CIRCUITS

Design and optimization of an ultra-wide frequency range CMOS divide-by-two circuit

Lu Bo, Mei Niansong, Chen Hu and Hong Zhiliang

+ Author Affiliations

PDF

Abstract: A novel toggled flip-flop (TFF) divide-by-two circuit (DTC) and its optimization method based on a large-signal analysis approach are proposed. By reducing the output RC constant in tracking mode and making it large in latching mode, compressing the internal signal swing as well as compensating the current leaked in the latching mode, the operating frequency range is greatly expanded. Implemented in a SMIC 0.13 μm RF CMOS process with a 1.2 V power supply, it can work under an ultra-wide frequency band ranging from 320 MHz to 29.6 GHz. Experimental results show that two phase-locked loops (PLLs) with the proposed DTC can achieve in-band phase noise of -94 dBc/Hz @ 10 kHz under 4224 MHz operating frequency and -84 dBc/Hz @ 10 kHz under 10 GHz operating frequency, respectively. The power consumption of the proposed DTC is reduced by almost 50% compared with the conventional counterparts.

Key words: TFF, DTC, PLL, ultra-wide band, optimization method, in-band phase noise

  • Search

    Advanced Search >>

    GET CITATION

    shu

    Export: BibTex EndNote

    Article Metrics

    Article views: 3228 Times PDF downloads: 1993 Times Cited by: 0 Times

    History

    Received: 18 August 2015 Revised: 19 June 2010 Online: Published: 01 November 2010

    Catalog

      Email This Article

      User name:
      Email:*请输入正确邮箱
      Code:*验证码错误
      Lu Bo, Mei Niansong, Chen Hu, Hong Zhiliang. Design and optimization of an ultra-wide frequency range CMOS divide-by-two circuit[J]. Journal of Semiconductors, 2010, 31(11): 115011. doi: 10.1088/1674-4926/31/11/115011 Lu B, Mei N S, Chen H, Hong Z L. Design and optimization of an ultra-wide frequency range CMOS divide-by-two circuit[J]. J. Semicond., 2010, 31(11): 115011. doi:  10.1088/1674-4926/31/11/115011.Export: BibTex EndNote
      Citation:
      Lu Bo, Mei Niansong, Chen Hu, Hong Zhiliang. Design and optimization of an ultra-wide frequency range CMOS divide-by-two circuit[J]. Journal of Semiconductors, 2010, 31(11): 115011. doi: 10.1088/1674-4926/31/11/115011

      Lu B, Mei N S, Chen H, Hong Z L. Design and optimization of an ultra-wide frequency range CMOS divide-by-two circuit[J]. J. Semicond., 2010, 31(11): 115011. doi:  10.1088/1674-4926/31/11/115011.
      Export: BibTex EndNote

      Design and optimization of an ultra-wide frequency range CMOS divide-by-two circuit

      doi: 10.1088/1674-4926/31/11/115011
      • Received Date: 2015-08-18
      • Accepted Date: 2010-04-27
      • Revised Date: 2010-06-19
      • Published Date: 2010-10-31

      Catalog

        /

        DownLoad:  Full-Size Img  PowerPoint
        Return
        Return