SEMICONDUCTOR INTEGRATED CIRCUITS

A low-jitter RF PLL frequency synthesizer with high-speed mixed-signal down-scaling circuits

Tang Lu, Wang Zhigong, Xue Hong, He Xiaohu, Xu Yong and Sun Ling

+ Author Affiliations

PDF

Abstract: A low-jitter RF phase locked loop (PLL) frequency synthesizer with high-speed mixed-signal down-scaling circuits is proposed. Several techniques are proposed to reduce the design complexity and improve the performance of the mixed-signal down-scaling circuit in the PLL. An improved D-latch is proposed to increase the speed and the driving capability of the DMP in the down-scaling circuit. Through integrating the D-latch with ‘OR’ logic for dual-modulus operation, the delays associated with both the ‘OR’ and D-flip-flop (DFF) operations are reduced, and the complexity of the circuit is also decreased. The programmable frequency divider of the down-scaling circuit is realized in a new method based on deep submicron CMOS technology standard cells and a more accurate wire-load model. The charge pump in the PLL is also realized with a novel architecture to improve the current matching characteristic so as to reduce the jitter of the system. The proposed RF PLL frequency synthesizer is realized with a TSMC 0.18-μm CMOS process. The measured phase noise of the PLL frequency synthesizer output at 100 kHz offset from the center frequency is only –101.52 dBc/Hz. The circuit exhibits a low RMS jitter of 3.3 ps. The power consumption of the PLL frequency synthesizer is also as low as 36 mW at a 1.8 V power supply.

Key words: PLL down-scaling circuits prescalers charge pump jitter

  • Search

    Advanced Search >>

    GET CITATION

    shu

    Export: BibTex EndNote

    Article Metrics

    Article views: 3977 Times PDF downloads: 2451 Times Cited by: 0 Times

    History

    Received: 18 August 2015 Revised: 26 October 2009 Online: Published: 01 May 2010

    Catalog

      Email This Article

      User name:
      Email:*请输入正确邮箱
      Code:*验证码错误
      Tang Lu, Wang Zhigong, Xue Hong, He Xiaohu, Xu Yong, Sun Ling. A low-jitter RF PLL frequency synthesizer with high-speed mixed-signal down-scaling circuits[J]. Journal of Semiconductors, 2010, 31(5): 055008. doi: 10.1088/1674-4926/31/5/055008 Tang L, Wang Z G, Xue H, He X H, Xu Y, Sun L. A low-jitter RF PLL frequency synthesizer with high-speed mixed-signal down-scaling circuits[J]. J. Semicond., 2010, 31(5): 055008. doi: 10.1088/1674-4926/31/5/055008.Export: BibTex EndNote
      Citation:
      Tang Lu, Wang Zhigong, Xue Hong, He Xiaohu, Xu Yong, Sun Ling. A low-jitter RF PLL frequency synthesizer with high-speed mixed-signal down-scaling circuits[J]. Journal of Semiconductors, 2010, 31(5): 055008. doi: 10.1088/1674-4926/31/5/055008

      Tang L, Wang Z G, Xue H, He X H, Xu Y, Sun L. A low-jitter RF PLL frequency synthesizer with high-speed mixed-signal down-scaling circuits[J]. J. Semicond., 2010, 31(5): 055008. doi: 10.1088/1674-4926/31/5/055008.
      Export: BibTex EndNote

      A low-jitter RF PLL frequency synthesizer with high-speed mixed-signal down-scaling circuits

      doi: 10.1088/1674-4926/31/5/055008
      • Received Date: 2015-08-18
      • Accepted Date: 2009-06-19
      • Revised Date: 2009-10-26
      • Published Date: 2010-05-06

      Catalog

        /

        DownLoad:  Full-Size Img  PowerPoint
        Return
        Return