SEMICONDUCTOR INTEGRATED CIRCUITS

A 0.8 V low power low phase-noise PLL

Han Yan, Liang Xiao, Zhou Haifeng, Xie Yinfang and Wong Waisum

+ Author Affiliations

PDF

Abstract: A low power and low phase noise phase-locked loop (PLL) design for low voltage (0.8 V) applications is presented. The voltage controlled oscillator (VCO) operates from a 0.5 V voltage supply, while the other blocks operate from a 0.8 V supply. A differential NMOS-only topology is adopted for the oscillator, a modified precharge topology is applied in the phase-frequency detector (PFD), and a new feedback structure is utilized in the charge pump (CP) for ultra-low voltage applications. The divider adopts the extended true single phase clock DFF in order to operate in the high frequency region and save circuit area and power. In addition, several novel design techniques, such as removing the tail current source, are demonstrated to cut down the phase noise. Implemented in the SMIC 0.13 μ m RF CMOS process and operated at 0.8 V supply voltage, the PLL measures a phase noise of –112.4 dBc/Hz at an offset frequency of 1 MHz from the carrier and a frequency range of 3.166–3.383 GHz. The improved PFD and the novel CP dissipate 0.39 mW power from a 0.8 V supply. The occupied chip area of the PFD and CP is 100 × 100 μ m2. The chip occupies 0.63 mm2, and draws less than 6.54 mW from a 0.8 V supply.

Key words: phase-locked loop

  • Search

    Advanced Search >>

    GET CITATION

    shu

    Export: BibTex EndNote

    Article Metrics

    Article views: 3570 Times PDF downloads: 2716 Times Cited by: 0 Times

    History

    Received: 18 August 2015 Revised: 25 February 2010 Online: Published: 01 August 2010

    Catalog

      Email This Article

      User name:
      Email:*请输入正确邮箱
      Code:*验证码错误
      Han Yan, Liang Xiao, Zhou Haifeng, Xie Yinfang, Wong Waisum. A 0.8 V low power low phase-noise PLL[J]. Journal of Semiconductors, 2010, 31(8): 085009. doi: 10.1088/1674-4926/31/8/085009 Han Y, Liang X, Zhou H F, Xie Y F, Wo N W S M. A 0.8 V low power low phase-noise PLL[J]. J. Semicond., 2010, 31(8): 085009. doi: 10.1088/1674-4926/31/8/085009.Export: BibTex EndNote
      Citation:
      Han Yan, Liang Xiao, Zhou Haifeng, Xie Yinfang, Wong Waisum. A 0.8 V low power low phase-noise PLL[J]. Journal of Semiconductors, 2010, 31(8): 085009. doi: 10.1088/1674-4926/31/8/085009

      Han Y, Liang X, Zhou H F, Xie Y F, Wo N W S M. A 0.8 V low power low phase-noise PLL[J]. J. Semicond., 2010, 31(8): 085009. doi: 10.1088/1674-4926/31/8/085009.
      Export: BibTex EndNote

      A 0.8 V low power low phase-noise PLL

      doi: 10.1088/1674-4926/31/8/085009
      • Received Date: 2015-08-18
      • Accepted Date: 2009-11-23
      • Revised Date: 2010-02-25
      • Published Date: 2010-07-31

      Catalog

        /

        DownLoad:  Full-Size Img  PowerPoint
        Return
        Return