SEMICONDUCTOR INTEGRATED CIRCUITS

A low spur, low jitter 10-GHz phase-locked loop in 0.13-μm CMOS technology

Mei Niansong, Sun Yu, Lu Bo, Pan Yaohua, Huang Yumei and Hong Zhiliang

+ Author Affiliations

PDF

Abstract: This paper presents a 10-GHz low spur and low jitter phase-locked loop (PLL). An improved low phase noise VCO and a dynamic phase frequency detector with a short delay reset time are employed to reduce the noise of the PLL. We also discuss the methodology to optimize the high frequency prescaler's noise and the charge pump's current mismatch. The chip was fabricated in a SMIC 0.13-μ m RF CMOS process with a 1.2-V power supply. The measured integrated RMS jitter is 757 fs (1 kHz to 10 MHz); the phase noise is –89 and –118.1 dBc/Hz at 10 kHz and 1 MHz frequency offset, respectively; and the reference frequency spur is below –77 dBc. The chip size is 0.32 mm2 and the power consumption is 30.6 mW.

Key words: phase-locked loop

  • Search

    Advanced Search >>

    GET CITATION

    shu

    Export: BibTex EndNote

    Article Metrics

    Article views: 3514 Times PDF downloads: 2323 Times Cited by: 0 Times

    History

    Received: 18 August 2015 Revised: 16 September 2010 Online: Published: 01 March 2011

    Catalog

      Email This Article

      User name:
      Email:*请输入正确邮箱
      Code:*验证码错误
      Mei Niansong, Sun Yu, Lu Bo, Pan Yaohua, Huang Yumei, Hong Zhiliang. A low spur, low jitter 10-GHz phase-locked loop in 0.13-μm CMOS technology[J]. Journal of Semiconductors, 2011, 32(3): 035004. doi: 10.1088/1674-4926/32/3/035004 Mei N S, Sun Y, Lu B, Pan Y H, Huang Y M, Hong Z L. A low spur, low jitter 10-GHz phase-locked loop in 0.13-μm CMOS technology[J]. J. Semicond., 2011, 32(3): 035004. doi: 10.1088/1674-4926/32/3/035004.Export: BibTex EndNote
      Citation:
      Mei Niansong, Sun Yu, Lu Bo, Pan Yaohua, Huang Yumei, Hong Zhiliang. A low spur, low jitter 10-GHz phase-locked loop in 0.13-μm CMOS technology[J]. Journal of Semiconductors, 2011, 32(3): 035004. doi: 10.1088/1674-4926/32/3/035004

      Mei N S, Sun Y, Lu B, Pan Y H, Huang Y M, Hong Z L. A low spur, low jitter 10-GHz phase-locked loop in 0.13-μm CMOS technology[J]. J. Semicond., 2011, 32(3): 035004. doi: 10.1088/1674-4926/32/3/035004.
      Export: BibTex EndNote

      A low spur, low jitter 10-GHz phase-locked loop in 0.13-μm CMOS technology

      doi: 10.1088/1674-4926/32/3/035004
      • Received Date: 2015-08-18
      • Accepted Date: 2010-08-19
      • Revised Date: 2010-09-16
      • Published Date: 2011-02-23

      Catalog

        /

        DownLoad:  Full-Size Img  PowerPoint
        Return
        Return