SEMICONDUCTOR INTEGRATED CIRCUITS

On modeling the digital gate delay under process variation

Gao Mingzhi, Ye Zuochang, Wang Yan and Yu Zhiping

+ Author Affiliations

PDF

Abstract: To achieve a characterization method for the gate delay library used in block based statistical static timing analysis with neither unacceptably poor accuracy nor forbiddingly high cost, we found that general-purpose gate delay models are useful as intermediaries between the circuit simulation data and the gate delay models in required forms. In this work, two gate delay models for process variation considering different driving and loading conditions are proposed. From the testing results, these two models, especially the one that combines effective dimension reduction (EDR) from statistics society with comprehensive gate delay models, offer good accuracy with low characterization cost, and they are thus competent for use in statistical timing analysis (SSTA). In addition, these two models have their own value in other SSTA techniques.

Key words: statistical static timing analysis

  • Search

    Advanced Search >>

    GET CITATION

    shu

    Export: BibTex EndNote

    Article Metrics

    Article views: 3509 Times PDF downloads: 2142 Times Cited by: 0 Times

    History

    Received: 18 August 2015 Revised: 10 March 2011 Online: Published: 01 July 2011

    Catalog

      Email This Article

      User name:
      Email:*请输入正确邮箱
      Code:*验证码错误
      Gao Mingzhi, Ye Zuochang, Wang Yan, Yu Zhiping. On modeling the digital gate delay under process variation[J]. Journal of Semiconductors, 2011, 32(7): 075010. doi: 10.1088/1674-4926/32/7/075010 Gao M Z, Ye Z C, Wang Y, Yu Z P. On modeling the digital gate delay under process variation[J]. J. Semicond., 2011, 32(7): 075010. doi: 10.1088/1674-4926/32/7/075010.Export: BibTex EndNote
      Citation:
      Gao Mingzhi, Ye Zuochang, Wang Yan, Yu Zhiping. On modeling the digital gate delay under process variation[J]. Journal of Semiconductors, 2011, 32(7): 075010. doi: 10.1088/1674-4926/32/7/075010

      Gao M Z, Ye Z C, Wang Y, Yu Z P. On modeling the digital gate delay under process variation[J]. J. Semicond., 2011, 32(7): 075010. doi: 10.1088/1674-4926/32/7/075010.
      Export: BibTex EndNote

      On modeling the digital gate delay under process variation

      doi: 10.1088/1674-4926/32/7/075010
      • Received Date: 2015-08-18
      • Accepted Date: 2010-10-02
      • Revised Date: 2011-03-10
      • Published Date: 2011-06-22

      Catalog

        /

        DownLoad:  Full-Size Img  PowerPoint
        Return
        Return