SEMICONDUCTOR DEVICES

The impact of gate misalignment on the analog performance of a dual-material double gate junctionless transistor

S. Intekhab Amin and R. K. Sarin

+ Author Affiliations

 Corresponding author: intekhabamin@gmail.com

PDF

Abstract: The analog performance of gate misaligned dual material double gate junctionless transistor is demonstrated for the first time. The cases considered are where misalignment occurs towards source side and towards drain side. The analog performance parameters analyzed are: transconductance, output conductance, intrinsic gain and cut-off frequency. These figures of merits (FOMs) are compared with a dual material double gate inversion mode transistor under same gate misalignment condition. The impacts of different length of control gate (L1) for a given gate length (L) are also studied and the optimum lengths L1 under misalignment condition to have better analog FOMs and high tolerance to misalignment are presented.

Key words: dual material double gate (DMDG)junctionless transistorinversion mode transistorgate misalignmentanalog FOMs



[1]
[2]
[3]
[4]
[5]
[6]
[7]
[8]
[9]
[10]
[11]
[12]
[13]
[14]
[15]
[16]
[17]
[18]
[19]
[20]
[21]
[22]
[23]
[24]
[25]
[26]
[27]
[28]
[29]
[30]
[31]
[32]
[33]
[34]
Fig. 1.  2D device structure of (a) DMDGJLT and (b) DMDGIMT. (c) Gate misalignment towards source side (MA_S). (d) Gate misalignment towards drain side (MA_D).

Fig. 2.  Calibration of surface potential for SMDGJLT[12] and DMDGJLT[29] for $V_{\rm GS}=$ 0 V under different $V_{\rm DS}$.

Fig. 3.  Simulated surface potential calibration against DMDGIMT data from[34] at $V_{\rm GS}=V_{\rm T}$ and $V_{\rm DS}$ $=$ 50 mV.

Fig. 4.  (Color online) $I_{\rm D}$ and $g_{\rm m}$ as a function of gate voltage under gate misalignment condition at $V_{\rm DS}$ $=$ 1.0 V for (a) MA_S of DMDGJLT,(b) MA_D of DMDGJLT,(c) MA_S of DMDGIMT,(d) MA_D of DMDGIMT.

Fig. 5.  (Color online) $g_{\rm ds}$ as a function of drain voltage under gate misalignment condition at $V_{\rm GS}$ $=$ 0.5 V for (a) MA_S of DMDGJLT,(b) MA_D of DMDGJLT,(c) MA_S of DMDGIMT,(d) MA_D of DMDGIMT.

Fig. 6.  Transconductance ($g_{\rm m})$ as a function of gate misalignment where negative $x$-axis is for MA_S and positive $x$-axis for MA_D configuration with different length $L_1$ at $V_{\rm GS}$ $=$ 0.5 V and $V_{\rm DS}$ $=$ 1.0 V for (a) DMDGJLT and (b) DMDGIMT.

Fig. 7.  Output conductance ($g_{\rm ds})$ as a function of gate misalignment where negative $x$-axis is for MA_S and positive $x$-axis for MA_D configuration with different length $L_{1}$ at $V_{\rm GS}$ $=$ 0.5 V and $V_{\rm DS}$ $=$ 1.0 V for (a) DMDGJLT and (b) DMDGIMT.

Fig. 8.  Intrinsic gain ($A_{\rm VO})$ as a function of gate misalignment where negative $x$-axis is for MA_S and positive $x$-axis for MA_D configuration with different length $L_{1}$ at $V_{\rm GS}$ $=$ 0.5 V and $V_{\rm DS}$ $=$ 1.0 V for (a) DMDGJLT and (b) DMDGIMT.

Fig. 9.  Cut-off frequency ($f_{\rm T})$ as a function of gate misalignment where negative $x$-axis is for MA_S and positive $x$-axis for MA_D configuration with different length $L_{1}$ at $V_{\rm GS}$ $=$ 0.5 V and $V_{\rm DS}$ $=$ 1.0 V for (a) DMDGJLT and (b) DMDGIMT.

DownLoad: CSV
DownLoad: CSV
DownLoad: CSV
DownLoad: CSV
DownLoad: CSV
DownLoad: CSV
DownLoad: CSV
DownLoad: CSV
[1]
[2]
[3]
[4]
[5]
[6]
[7]
[8]
[9]
[10]
[11]
[12]
[13]
[14]
[15]
[16]
[17]
[18]
[19]
[20]
[21]
[22]
[23]
[24]
[25]
[26]
[27]
[28]
[29]
[30]
[31]
[32]
[33]
[34]
  • Search

    Advanced Search >>

    GET CITATION

    shu

    Export: BibTex EndNote

    Article Metrics

    Article views: 2328 Times PDF downloads: 11 Times Cited by: 0 Times

    History

    Received: 01 November 2014 Revised: Online: Published: 01 September 2015

    Catalog

      Email This Article

      User name:
      Email:*请输入正确邮箱
      Code:*验证码错误
      S. Intekhab Amin, R. K. Sarin. The impact of gate misalignment on the analog performance of a dual-material double gate junctionless transistor[J]. Journal of Semiconductors, 2015, 36(9): 094001. doi: 10.1088/1674-4926/36/9/094001 S. I. Amin, R. K. Sarin. The impact of gate misalignment on the analog performance of a dual-material double gate junctionless transistor[J]. J. Semicond., 2015, 36(9): 094001. doi:  10.1088/1674-4926/36/9/094001.Export: BibTex EndNote
      Citation:
      S. Intekhab Amin, R. K. Sarin. The impact of gate misalignment on the analog performance of a dual-material double gate junctionless transistor[J]. Journal of Semiconductors, 2015, 36(9): 094001. doi: 10.1088/1674-4926/36/9/094001

      S. I. Amin, R. K. Sarin. The impact of gate misalignment on the analog performance of a dual-material double gate junctionless transistor[J]. J. Semicond., 2015, 36(9): 094001. doi:  10.1088/1674-4926/36/9/094001.
      Export: BibTex EndNote

      The impact of gate misalignment on the analog performance of a dual-material double gate junctionless transistor

      doi: 10.1088/1674-4926/36/9/094001
      Funds:

      More Information
      • Corresponding author: intekhabamin@gmail.com
      • Received Date: 2014-11-01
      • Accepted Date: 2015-04-11
      • Published Date: 2015-01-25

      Catalog

        /

        DownLoad:  Full-Size Img  PowerPoint
        Return
        Return