SEMICONDUCTOR INTEGRATED CIRCUITS

Design of power balance SRAM for DPA-resistance

Keji Zhou1, Pengjun Wang1, and Liang Wen2

+ Author Affiliations

 Corresponding author: Wang Pengjun,Email:wangpengjun@nbu.edu.cn

PDF

Abstract: A power balance static random-access memory (SRAM) for resistance to differential power analysis (DPA) is proposed. In the proposed design, the switch power consumption and short-circuit power consumption are balanced by discharging and pre-charging the key nodes of the output circuit and adding an additional short-circuit current path. Thus, the power consumption is constant in every read cycle. As a result, the DPA-resistant ability of the SRAM is improved. In 65 nm CMOS technology, the power balance SRAM is fully custom designed with a layout area of 5863.6 μm2.The post-simulation results show that the normalized energy deviation (NED) and normalized standard deviation (NSD) are 0.099% and 0.04%, respectively. Compared to existing power balance circuits, the power balance ability of the proposed SRAM has improved 53%.

Key words: differential power analysis (DPA)static random access memory (SRAM)power balanceinformation security



[1]
[2]
[3]
[4]
[5]
[6]
[7]
[8]
[9]
[10]
[11]
[12]
[13]
[14]
[15]
Fig. 1.  Analysis of SRAM read operation.

Fig. 2.  Timing diagram of CSO.

Fig. 3.  Power supply current of CSO in different working states.

Fig. 4.  Power balance SRAM output (PBSO).

Fig. 5.  Timing diagram of PBSO.

Fig. 6.  (Color online) Circuit energy consumption distribution in different working states. (a) Energy consumption of CSO. (b) Energy consumption of PBSO.

Fig. 7.  Structure of 256 × 8 power balance SRAM.

Fig. 8.  (Color online) Layout and performance of power balance SRAM for DPA-resistance.

Fig. 9.  Super imposition of the power supply current trances. (a) SRAM with PBSO. (b) SRAM with CSO.

Table 1.   Different working states of conventional SRAM output.

DownLoad: CSV
DownLoad: CSV
DownLoad: CSV

Table 2.   Performances of power balance SRAM for DPA-resistance in different voltages and process corners.

DownLoad: CSV

Table 3.   Comparison of power balance performance.

DownLoad: CSV
[1]
[2]
[3]
[4]
[5]
[6]
[7]
[8]
[9]
[10]
[11]
[12]
[13]
[14]
[15]
  • Search

    Advanced Search >>

    GET CITATION

    shu

    Export: BibTex EndNote

    Article Metrics

    Article views: 2772 Times PDF downloads: 18 Times Cited by: 0 Times

    History

    Received: 19 August 2015 Revised: Online: Published: 01 April 2016

    Catalog

      Email This Article

      User name:
      Email:*请输入正确邮箱
      Code:*验证码错误
      Keji Zhou, Pengjun Wang, Liang Wen. Design of power balance SRAM for DPA-resistance[J]. Journal of Semiconductors, 2016, 37(4): 045002. doi: 10.1088/1674-4926/37/4/045002 K J Zhou, P J Wang, L Wen. Design of power balance SRAM for DPA-resistance[J]. J. Semicond., 2016, 37(4): 045002. doi: 10.1088/1674-4926/37/4/045002.Export: BibTex EndNote
      Citation:
      Keji Zhou, Pengjun Wang, Liang Wen. Design of power balance SRAM for DPA-resistance[J]. Journal of Semiconductors, 2016, 37(4): 045002. doi: 10.1088/1674-4926/37/4/045002

      K J Zhou, P J Wang, L Wen. Design of power balance SRAM for DPA-resistance[J]. J. Semicond., 2016, 37(4): 045002. doi: 10.1088/1674-4926/37/4/045002.
      Export: BibTex EndNote

      Design of power balance SRAM for DPA-resistance

      doi: 10.1088/1674-4926/37/4/045002
      Funds:

      Project supported by the Zhejiang Provincial Natural Science Foundation of China (No. LQ14F040001), the National Natural Science Foundation of China (Nos. 61274132, 61234002), and the K. C. Wong Magna Fund in Ningbo University, China.

      More Information
      • Corresponding author: Wang Pengjun,Email:wangpengjun@nbu.edu.cn
      • Received Date: 2015-08-19
      • Accepted Date: 2015-10-11
      • Published Date: 2016-01-25

      Catalog

        /

        DownLoad:  Full-Size Img  PowerPoint
        Return
        Return