Chin. J. Semicond. > 2007, Volume 28 > Issue 3 > 365-371

PAPERS

A Fast Acquisition PLL with Wide Tuning Range

Ge Yan, Jia Song, Ye Hongfei and Ji Lijiu

+ Author Affiliations

PDF

Abstract: We present a design for an adaptive gain phase-locked loop (PLL) that features fast acquisition,low jitter,and wide tuning range.A dual-edge-triggered phase frequency detector (PFD) and a self-regulated voltage controlled oscillator (VCO) are employed in this design to realize the aforementioned properties.Measured results show that the experimental chip,implemented in a standard 0.5μm 5V CMOS logic process,has an acquisition time of about 150ns at 37% frequency variation and an output RMS jitter of 39ps at 640MHz.

Key words: PLLfast acquisitionlow jitterwide tuning range

  • Search

    Advanced Search >>

    Article Metrics

    Article views: 3321 Times PDF downloads: 2321 Times Cited by: 0 Times

    History

    Received: 18 August 2015 Revised: 25 September 2006 Online: Published: 01 March 2007

    Catalog

      Email This Article

      User name:
      Email:*请输入正确邮箱
      Code:*验证码错误
      Ge Yan, Jia Song, Ye Hongfei, Ji Lijiu. A Fast Acquisition PLL with Wide Tuning Range[J]. Journal of Semiconductors, 2007, In Press. Ge Y, Jia S, Ye H F, Ji L J. A Fast Acquisition PLL with Wide Tuning Range[J]. Chin. J. Semicond., 2007, 28(3): 365.Export: BibTex EndNote
      Citation:
      Ge Yan, Jia Song, Ye Hongfei, Ji Lijiu. A Fast Acquisition PLL with Wide Tuning Range[J]. Journal of Semiconductors, 2007, In Press.

      Ge Y, Jia S, Ye H F, Ji L J. A Fast Acquisition PLL with Wide Tuning Range[J]. Chin. J. Semicond., 2007, 28(3): 365.
      Export: BibTex EndNote

      A Fast Acquisition PLL with Wide Tuning Range

      • Received Date: 2015-08-18
      • Accepted Date: 2006-09-25
      • Revised Date: 2006-09-25
      • Published Date: 2007-03-06

      Catalog

        /

        DownLoad:  Full-Size Img  PowerPoint
        Return
        Return