J. Semicond. > 2008, Volume 29 > Issue 8 > 1566-1569

PAPERS

Transient Characteristic Analysis of a Double-Gate Dual-Strained-Channel SOI CMOS

Sun Liwei, Gao Yong, Yang Yuan and Liu Jing

+ Author Affiliations

PDF

Abstract: Transient characteristic analysis of a CMOS circuit based on a double-gate dual-strained channel SOI MOSFET with the effective gate length scaling down to 25nm is presented.As a result of simulations,by the adoption of a single-gate (SG) control mechanism,the conversion time from logic 1 to logic 0 is shorter for conventional strained-Si CMOS than unstrained CMOS.Furthermore,the conversion time from logic 0 to logic 1 can be reduced by the application of a strained-SiGe CMOS circuit.However,the CMOS circuit based on the novel structure can reduce tHL and tLH simultaneously.By the adoption of a double-gate (DG) control mechanism,the conversion time of the CMOS circuit shows a dramatic reduction compared with the SG control mechanism and the performance of the CMOS circuit can be improved significantly.

Key words: double-gatedual-strained-channelCMOS

  • Search

    Advanced Search >>

    Article Metrics

    Article views: 3554 Times PDF downloads: 1565 Times Cited by: 0 Times

    History

    Received: 18 August 2015 Revised: 13 March 2008 Online: Published: 01 August 2008

    Catalog

      Email This Article

      User name:
      Email:*请输入正确邮箱
      Code:*验证码错误
      Sun Liwei, Gao Yong, Yang Yuan, Liu Jing. Transient Characteristic Analysis of a Double-Gate Dual-Strained-Channel SOI CMOS[J]. Journal of Semiconductors, 2008, In Press. Sun L W, Gao Y, Yang Y, Liu J. Transient Characteristic Analysis of a Double-Gate Dual-Strained-Channel SOI CMOS[J]. J. Semicond., 2008, 29(8): 1566.Export: BibTex EndNote
      Citation:
      Sun Liwei, Gao Yong, Yang Yuan, Liu Jing. Transient Characteristic Analysis of a Double-Gate Dual-Strained-Channel SOI CMOS[J]. Journal of Semiconductors, 2008, In Press.

      Sun L W, Gao Y, Yang Y, Liu J. Transient Characteristic Analysis of a Double-Gate Dual-Strained-Channel SOI CMOS[J]. J. Semicond., 2008, 29(8): 1566.
      Export: BibTex EndNote

      Transient Characteristic Analysis of a Double-Gate Dual-Strained-Channel SOI CMOS

      • Received Date: 2015-08-18
      • Accepted Date: 2008-02-21
      • Revised Date: 2008-03-13
      • Published Date: 2008-08-02

      Catalog

        /

        DownLoad:  Full-Size Img  PowerPoint
        Return
        Return