J. Semicond. > 2008, Volume 29 > Issue 9 > 1847-1850

PAPERS

A Novel Interconnect-Optimal Repeater Insertion Model with a Target Delay Constraint

Zhu Zhangming, Qian Libo, Yang Yintang and Chai Changchun

+ Author Affiliations

PDF

Abstract: Repeater optimization is key for SOC interconnect delay design.This paper proposes a novel optimal model for minimizing power and area overhead of repeaters while meeting the target performance of on-chip interconnect lines.A Lagrangian function is presented to find the number of repeaters and their sizes required for minimizing area and power overhead with a target delay constraint.Based on 65nm CMOS technology,the computed results of the intermediate and global lines show that the proposed model can significantly reduce the area and power of interconnect lines and is especially suitable for global lines.The best performance will be achieved with the longer line.The proposed model can be integrated into repeater design methodology and CAD tools for interconnect planning in nanometer SOCs.

Key words: distributed RLCinterconnect power dissipation and areatarget delayLagrangian functionnanometer CMOS

  • Search

    Advanced Search >>

    Article Metrics

    Article views: 2908 Times PDF downloads: 1438 Times Cited by: 0 Times

    History

    Received: 18 August 2015 Revised: 29 April 2008 Online: Published: 01 September 2008

    Catalog

      Email This Article

      User name:
      Email:*请输入正确邮箱
      Code:*验证码错误
      Zhu Zhangming, Qian Libo, Yang Yintang, Chai Changchun. A Novel Interconnect-Optimal Repeater Insertion Model with a Target Delay Constraint[J]. Journal of Semiconductors, 2008, In Press. Zhu Z M, Qian L B, Yang Y T, Chai C C. A Novel Interconnect-Optimal Repeater Insertion Model with a Target Delay Constraint[J]. J. Semicond., 2008, 29(9): 1847.Export: BibTex EndNote
      Citation:
      Zhu Zhangming, Qian Libo, Yang Yintang, Chai Changchun. A Novel Interconnect-Optimal Repeater Insertion Model with a Target Delay Constraint[J]. Journal of Semiconductors, 2008, In Press.

      Zhu Z M, Qian L B, Yang Y T, Chai C C. A Novel Interconnect-Optimal Repeater Insertion Model with a Target Delay Constraint[J]. J. Semicond., 2008, 29(9): 1847.
      Export: BibTex EndNote

      A Novel Interconnect-Optimal Repeater Insertion Model with a Target Delay Constraint

      • Received Date: 2015-08-18
      • Accepted Date: 2008-01-06
      • Revised Date: 2008-04-29
      • Published Date: 2008-09-03

      Catalog

        /

        DownLoad:  Full-Size Img  PowerPoint
        Return
        Return