SEMICONDUCTOR INTEGRATED CIRCUITS

An undersampling 14-bit cyclic ADC with over 100-dB SFDR

Li Weitao, Li Fule, Guo Dandan, Zhang Chun and Wang Zhihua

+ Author Affiliations

PDF

Abstract: A high linearity, undersampling 14-bit 357 kSps cyclic analog-to-digital convert (ADC) is designed for a radio frequency identification transceiver system. The passive capacitor error-average (PCEA) technique is adopted for high accuracy. An improved PCEA sampling network, capable of eliminating the crosstalk path of two pipelined stages, is employed. Opamp sharing and the removal of the front-end sample and hold amplifier are utilized for low power dissipation and small chip area. An additional digital calibration block is added to compensate for the error due to defective layout design. The presented ADC is fabricated in a 180 nm CMOS process, occupying 0.65×1.6 mm2. The input of the undersampling ADC achieves 15.5 MHz with more than 90 dB spurious free dynamic range (SFDR), and the peak SFDR is as high as 106.4 dB with 2.431 MHz input.

Key words: cyclic ADC high linearity undersampling improved passive capacitor error-average sampling network opamp sharing

  • Search

    Advanced Search >>

    GET CITATION

    shu

    Export: BibTex EndNote

    Article Metrics

    Article views: 3871 Times PDF downloads: 2071 Times Cited by: 0 Times

    History

    Received: 18 August 2015 Revised: 18 October 2009 Online: Published: 01 February 2010

    Catalog

      Email This Article

      User name:
      Email:*请输入正确邮箱
      Code:*验证码错误
      Li Weitao, Li Fule, Guo Dandan, Zhang Chun, Wang Zhihua. An undersampling 14-bit cyclic ADC with over 100-dB SFDR[J]. Journal of Semiconductors, 2010, 31(2): 025008. doi: 10.1088/1674-4926/31/2/025008 Li W T, Li F L, Guo Dandan, Zhang C, Wang Z H. An undersampling 14-bit cyclic ADC with over 100-dB SFDR[J]. J. Semicond., 2010, 31(2): 025008. doi: 10.1088/1674-4926/31/2/025008.Export: BibTex EndNote
      Citation:
      Li Weitao, Li Fule, Guo Dandan, Zhang Chun, Wang Zhihua. An undersampling 14-bit cyclic ADC with over 100-dB SFDR[J]. Journal of Semiconductors, 2010, 31(2): 025008. doi: 10.1088/1674-4926/31/2/025008

      Li W T, Li F L, Guo Dandan, Zhang C, Wang Z H. An undersampling 14-bit cyclic ADC with over 100-dB SFDR[J]. J. Semicond., 2010, 31(2): 025008. doi: 10.1088/1674-4926/31/2/025008.
      Export: BibTex EndNote

      An undersampling 14-bit cyclic ADC with over 100-dB SFDR

      doi: 10.1088/1674-4926/31/2/025008
      • Received Date: 2015-08-18
      • Accepted Date: 2009-07-19
      • Revised Date: 2009-10-18
      • Published Date: 2010-01-27

      Catalog

        /

        DownLoad:  Full-Size Img  PowerPoint
        Return
        Return