SEMICONDUCTOR INTEGRATED CIRCUITS

A 0.5–1.7 GHz low phase noise ring-oscillator-based PLL for mixed-signal SoCs

Jiao Yishu, Zhou Yumei, Jiang Jianhua and Wu Bin

+ Author Affiliations

PDF

Abstract: This paper describes the design of a fully integrated low phase noise CMOS phase-locked loop for mixed-signal SoCs with a wide range of operating frequencies. The design proposes a multi-regulator PLL architecture, in which every noise-sensitive block from the PLL top level is biased from a dedicated linear or shunt regulator, reducing the parasitic noise and spur coupling between different PLL building blocks. Supply-induced VCO frequency sensitivity of the PLL is less than 0.07%-fvco/1%-VDD. The design is fabricated in 0.13 μm 1.5/3.3 V CMOS technology. The in-band phase noise of –102
 dBc/Hz at 1 MHz offset with a spur of less than –45 dBc is measured from 1.25 GHz carrier. The measured RMS jitter of the proposed PLL is 1.72 ps at a 1.25 GHz operating frequency. The total power consumption is 19 mW, and its active area is 0.19 mm2.

Key words: phase-locked loopphase noiseregulatorring oscillator

  • Search

    Advanced Search >>

    GET CITATION

    shu

    Export: BibTex EndNote

    Article Metrics

    Article views: 4214 Times PDF downloads: 4428 Times Cited by: 0 Times

    History

    Received: 18 August 2015 Revised: Online: Published: 01 September 2010

    Catalog

      Email This Article

      User name:
      Email:*请输入正确邮箱
      Code:*验证码错误
      Jiao Yishu, Zhou Yumei, Jiang Jianhua, Wu Bin. A 0.5–1.7 GHz low phase noise ring-oscillator-based PLL for mixed-signal SoCs[J]. Journal of Semiconductors, 2010, 31(9): 095002. doi: 10.1088/1674-4926/31/9/095002 Jiao Y S, Zhou Y M, Jiang J H, Wu B. A 0.5–1.7 GHz low phase noise ring-oscillator-based PLL for mixed-signal SoCs[J]. J. Semicond., 2010, 31(9): 095002. doi:  10.1088/1674-4926/31/9/095002.Export: BibTex EndNote
      Citation:
      Jiao Yishu, Zhou Yumei, Jiang Jianhua, Wu Bin. A 0.5–1.7 GHz low phase noise ring-oscillator-based PLL for mixed-signal SoCs[J]. Journal of Semiconductors, 2010, 31(9): 095002. doi: 10.1088/1674-4926/31/9/095002

      Jiao Y S, Zhou Y M, Jiang J H, Wu B. A 0.5–1.7 GHz low phase noise ring-oscillator-based PLL for mixed-signal SoCs[J]. J. Semicond., 2010, 31(9): 095002. doi:  10.1088/1674-4926/31/9/095002.
      Export: BibTex EndNote

      A 0.5–1.7 GHz low phase noise ring-oscillator-based PLL for mixed-signal SoCs

      doi: 10.1088/1674-4926/31/9/095002
      • Received Date: 2015-08-18

      Catalog

        /

        DownLoad:  Full-Size Img  PowerPoint
        Return
        Return