SEMICONDUCTOR INTEGRATED CIRCUITS

A 750 MHz semi-digital clock and data recovery circuit with 10-12

Wei Xueming, Wang Yiweng, Li Ping and Luo Heping

+ Author Affiliations

PDF

Abstract: A semi-digital clock and data recovery (CDR) is presented. In order to lower CDR trace jitter and decrease loop latency, an average-based phase detection algorithm is adopted and realized with a novel circuit. Implemented in a 0.13 μm standard 1P8M CMOS process, our CDR is integrated into a high speed serial and de-serial (SERDES) chip. Measurement results of the chip show that the CDR can trace the phase of the input data well and the RMS jitter of the recovery clock in the observation pin is 122 ps at 75 MHz clock frequency, while the bit error rate of the recovery data is less than 10 × 10-12.

Key words: clock and data recovery

[1]
[2]
[3]
[4]
[5]
[6]
[7]
[8]
[9]
[10]
  • Search

    Advanced Search >>

    GET CITATION

    shu

    Export: BibTex EndNote

    Article Metrics

    Article views: 3590 Times PDF downloads: 2819 Times Cited by: 0 Times

    History

    Received: 20 August 2015 Revised: 22 July 2011 Online: Published: 01 December 2011

    Catalog

      Email This Article

      User name:
      Email:*请输入正确邮箱
      Code:*验证码错误
      Wei Xueming, Wang Yiweng, Li Ping, Luo Heping. A 750 MHz semi-digital clock and data recovery circuit with 10-12[J]. Journal of Semiconductors, 2011, 32(12): 125009. doi: 10.1088/1674-4926/32/12/125009 Wei X M, Wang Y W, Li P, Luo H P. A 750 MHz semi-digital clock and data recovery circuit with 10-12[J]. J. Semicond., 2011, 32(12): 125009. doi:  10.1088/1674-4926/32/12/125009.Export: BibTex EndNote
      Citation:
      Wei Xueming, Wang Yiweng, Li Ping, Luo Heping. A 750 MHz semi-digital clock and data recovery circuit with 10-12[J]. Journal of Semiconductors, 2011, 32(12): 125009. doi: 10.1088/1674-4926/32/12/125009

      Wei X M, Wang Y W, Li P, Luo H P. A 750 MHz semi-digital clock and data recovery circuit with 10-12[J]. J. Semicond., 2011, 32(12): 125009. doi:  10.1088/1674-4926/32/12/125009.
      Export: BibTex EndNote

      A 750 MHz semi-digital clock and data recovery circuit with 10-12

      doi: 10.1088/1674-4926/32/12/125009
      • Received Date: 2015-08-20
      • Accepted Date: 2011-05-22
      • Revised Date: 2011-07-22
      • Published Date: 2011-11-23

      Catalog

        /

        DownLoad:  Full-Size Img  PowerPoint
        Return
        Return