SEMICONDUCTOR INTEGRATED CIRCUITS

A robust and simple two-mode digital calibration technique for pipelined ADC

Yin Xiumei, Zhao Nan, Sekedi Bomeh Kobenge and Yang Huazhong

+ Author Affiliations

PDF

Abstract: This paper presents a two-mode digital calibration technique for pipelined analog-to-digital converters (ADC). The proposed calibration eliminates the errors of residual difference voltage induced by capacitor mismatch of pseudorandom (PN) sequence injection capacitors at the ADC initialization, while applies digital background calibration to continuously compensate the interstage gain errors in ADC normal operation. The presented technique not only reduces the complexity of analog circuit by eliminating the implementation of PN sequence with accurate amplitude in analog domain, but also improves the performance of digital background calibration by minimizing the sensitivity of calibration accuracy to sub-ADC errors. The use of opamps with low DC gains in normal operation makes the proposed design more compatible with future nanometer CMOS technology. The prototype of a 12-bit 40-MS/s pipelined ADC with the two-mode digital calibration is implemented in 0.18-μm CMOS process. Adopting a simple telescopic opamp with a DC gain of 58-dB in the first stage, the measured SFDR and SNDR within the first Nyquist zone reach 80-dB and 66-dB, respectively. With the calibration, the maximum integral nonlinearity (INL) of the ADC reduces from 4.75-LSB to 0.65-LSB, while the ADC core consumes 82-mW at 3.3-V power supply.

Key words: analog-to-digital converter

  • Search

    Advanced Search >>

    GET CITATION

    shu

    Export: BibTex EndNote

    Article Metrics

    Article views: 3799 Times PDF downloads: 1642 Times Cited by: 0 Times

    History

    Received: 18 August 2015 Revised: 05 November 2010 Online: Published: 01 March 2011

    Catalog

      Email This Article

      User name:
      Email:*请输入正确邮箱
      Code:*验证码错误
      Yin Xiumei, Zhao Nan, Sekedi Bomeh Kobenge, Yang Huazhong. A robust and simple two-mode digital calibration technique for pipelined ADC[J]. Journal of Semiconductors, 2011, 32(3): 035001. doi: 10.1088/1674-4926/32/3/035001 Yin X M, Zhao N, S B Kobenge, Yang H Z. A robust and simple two-mode digital calibration technique for pipelined ADC[J]. J. Semicond., 2011, 32(3): 035001. doi:  10.1088/1674-4926/32/3/035001.Export: BibTex EndNote
      Citation:
      Yin Xiumei, Zhao Nan, Sekedi Bomeh Kobenge, Yang Huazhong. A robust and simple two-mode digital calibration technique for pipelined ADC[J]. Journal of Semiconductors, 2011, 32(3): 035001. doi: 10.1088/1674-4926/32/3/035001

      Yin X M, Zhao N, S B Kobenge, Yang H Z. A robust and simple two-mode digital calibration technique for pipelined ADC[J]. J. Semicond., 2011, 32(3): 035001. doi:  10.1088/1674-4926/32/3/035001.
      Export: BibTex EndNote

      A robust and simple two-mode digital calibration technique for pipelined ADC

      doi: 10.1088/1674-4926/32/3/035001
      • Received Date: 2015-08-18
      • Accepted Date: 2010-09-02
      • Revised Date: 2010-11-05
      • Published Date: 2011-02-23

      Catalog

        /

        DownLoad:  Full-Size Img  PowerPoint
        Return
        Return