SEMICONDUCTOR DEVICES

A low on-resistance SOI LDMOS using a trench gate and a recessed drain

Ge Rui, Luo Xiaorong, Jiang Yongheng, Zhou Kun, Wang Pei, Wang Qi, Wang Yuangang, Zhang Bo and Li Zhaoji

+ Author Affiliations

PDF

Abstract: An integrable silicon-on-insulator (SOI) power lateral MOSFET with a trench gate and a recessed drain (TGRD MOSFET) is proposed to reduce the on-resistance. Both of the trench gate extended to the buried oxide (BOX) and the recessed drain reduce the specific on-resistance (Ron,sp) by widening the vertical conduction area and shortening the extra current path. The trench gate is extended as a field plate improves the electric field distribution. Breakdown voltage (BV) of 97 V and Ron,sp of 0.985 mΩ·cm2 (VGS = 5 V) are obtained for a TGRD MOSFET with 6.5 μm half-cell pitch. Compared with the trench gate SOI MOSFET (TG MOSFET) and the conventional MOSFET, Ron,sp of the TGRD MOSFET decreases by 46% and 83% at the same BV, respectively. Compared with the SOI MOSFET with a trench gate and a trench drain (TGTD MOSFET), BV of the TGRD MOSFET increases by 37% at the same Ron,sp.

Key words: trench gate

[1]
[2]
[3]
[4]
[5]
[6]
[7]
[8]
[9]
[10]
[11]
  • Search

    Advanced Search >>

    GET CITATION

    shu

    Export: BibTex EndNote

    Article Metrics

    Article views: 3587 Times PDF downloads: 2198 Times Cited by: 0 Times

    History

    Received: 20 August 2015 Revised: 19 February 2012 Online: Published: 01 July 2012

    Catalog

      Email This Article

      User name:
      Email:*请输入正确邮箱
      Code:*验证码错误
      Ge Rui, Luo Xiaorong, Jiang Yongheng, Zhou Kun, Wang Pei, Wang Qi, Wang Yuangang, Zhang Bo, Li Zhaoji. A low on-resistance SOI LDMOS using a trench gate and a recessed drain[J]. Journal of Semiconductors, 2012, 33(7): 074005. doi: 10.1088/1674-4926/33/7/074005 Ge R, Luo X R, Jiang Y H, Zhou K, Wang P, Wang Q, Wang Y G, Zhang B, Li Z J. A low on-resistance SOI LDMOS using a trench gate and a recessed drain[J]. J. Semicond., 2012, 33(7): 074005. doi: 10.1088/1674-4926/33/7/074005.Export: BibTex EndNote
      Citation:
      Ge Rui, Luo Xiaorong, Jiang Yongheng, Zhou Kun, Wang Pei, Wang Qi, Wang Yuangang, Zhang Bo, Li Zhaoji. A low on-resistance SOI LDMOS using a trench gate and a recessed drain[J]. Journal of Semiconductors, 2012, 33(7): 074005. doi: 10.1088/1674-4926/33/7/074005

      Ge R, Luo X R, Jiang Y H, Zhou K, Wang P, Wang Q, Wang Y G, Zhang B, Li Z J. A low on-resistance SOI LDMOS using a trench gate and a recessed drain[J]. J. Semicond., 2012, 33(7): 074005. doi: 10.1088/1674-4926/33/7/074005.
      Export: BibTex EndNote

      A low on-resistance SOI LDMOS using a trench gate and a recessed drain

      doi: 10.1088/1674-4926/33/7/074005
      • Received Date: 2015-08-20
      • Accepted Date: 2012-01-06
      • Revised Date: 2012-02-19
      • Published Date: 2012-06-27

      Catalog

        /

        DownLoad:  Full-Size Img  PowerPoint
        Return
        Return