SEMICONDUCTOR INTEGRATED CIRCUITS

A low power 12-bit 1 Msps successive approximation register ADC with an improved switching procedure

Fubin Xin1, 2, Tao Yin1, Qisong Wu1, Yuanlong Yang1, 2, Fei Liu1 and Haigang Yang1,

+ Author Affiliations

 Corresponding author: Haigang Yang, Emailyanghg@mail.ie.ac.cn

PDF

Abstract: As a key building block of data acquisition systems, power dissipation of the successive approximation register (SAR) ADC determines the total power consumption of the system. In this paper, a low power 12-bit 1 Msps SAR ADC with an improved switching procedure is presented. Power consumption and area occupation could be significantly reduced by using the proposed switching procedure. Compared to converters that use the conventional switching procedure, the average switching energy could be reduced by about 80% and the total capacitance could be reduced by 50%. A simplified digital control logic is utilized to reduce power dissipation and area occupation of the digital control circuits. Simulation results show that the power dissipated by the proposed digital control circuits could be reduced by about 50% compared to the power dissipated by conventional control circuits. The chip has been processed in a standard 0.35μm CMOS technology and has a core die area of 1.12 mm2. A signal-to-noise-and-distortion-ratio of 64.2 dB has been measured with a 100 kHz signal input under a wide range variation of temperature from -55 to 150 ℃. The total power consumption of the prototype is only 0.72 mW with a 3.3 V supply voltage.

Key words: analog to digital converterSARlow powerCMOSeffective number of bits



[1]
[2]
[3]
[4]
[5]
[6]
[7]
[8]
[9]
[10]
[11]
[12]
[13]
[14]
[15]
Fig1.  A conventional 12-bit SAR ADC.

Fig2.  (a) The proposed SAR ADC architecture. (b) The timing sequence of the proposed SAR ADC.

Fig3.  (a) Successive approximation procedure of the conventional SAR ADC. (b) Successively approximation procedure of the proposed SAR ADC.

Fig4.  (a) Conventional bit decision control circuit. (b) Proposed bit decision control circuit.

Fig5.  Schematic of the DAC (single ended).

Fig6.  Bootstrapped switches.

Fig7.  (a) The layout of the capacitor array. (b) The layout of the resistor array.

Fig8.  (a) The block diagram of the comparator. (b) The timing of the comparator.

Fig9.  (a) The schematic of the PreAmp. (b) The schematic of the latch.

Fig10.  (a) Block diagram of the control logic. (b) Timing of it.

Fig11.  Photograph of the prototype.

Fig12.  Measured INL of the ADC.

Fig13.  FFT of the digital output for the 20 kHz input.

Fig14.  Tested SFDR and SNDR versus input frequency.

Fig15.  Tested SFDR and SNDR versus temperature. (a) $F_{\rm in}$ $=$ 100 kHz at $F_{\rm s}$ $=$ 1 Msps. (b) $F_{\rm in}$ $=$ 490 kHz at $F_{\rm s}$ $=$ 1 Msps.

DownLoad: CSV

.   Differences between the conventional SAR ADC and the proposed SAR ADC.

Table 1

DownLoad: CSV
DownLoad: CSV
DownLoad: CSV

Table 2.   Performance comparison of the proposed ADC.

DownLoad: CSV
[1]
[2]
[3]
[4]
[5]
[6]
[7]
[8]
[9]
[10]
[11]
[12]
[13]
[14]
[15]
  • Search

    Advanced Search >>

    GET CITATION

    shu

    Export: BibTex EndNote

    Article Metrics

    Article views: 2568 Times PDF downloads: 35 Times Cited by: 0 Times

    History

    Received: 03 February 2015 Revised: Online: Published: 01 August 2015

    Catalog

      Email This Article

      User name:
      Email:*请输入正确邮箱
      Code:*验证码错误
      Fubin Xin, Tao Yin, Qisong Wu, Yuanlong Yang, Fei Liu, Haigang Yang. A low power 12-bit 1 Msps successive approximation register ADC with an improved switching procedure[J]. Journal of Semiconductors, 2015, 36(8): 085007. doi: 10.1088/1674-4926/36/8/085007 F B Xin, T Yin, Q S Wu, Y L Yang, F Liu, H G Yang. A low power 12-bit 1 Msps successive approximation register ADC with an improved switching procedure[J]. J. Semicond., 2015, 36(8): 085007. doi: 10.1088/1674-4926/36/8/085007.Export: BibTex EndNote
      Citation:
      Fubin Xin, Tao Yin, Qisong Wu, Yuanlong Yang, Fei Liu, Haigang Yang. A low power 12-bit 1 Msps successive approximation register ADC with an improved switching procedure[J]. Journal of Semiconductors, 2015, 36(8): 085007. doi: 10.1088/1674-4926/36/8/085007

      F B Xin, T Yin, Q S Wu, Y L Yang, F Liu, H G Yang. A low power 12-bit 1 Msps successive approximation register ADC with an improved switching procedure[J]. J. Semicond., 2015, 36(8): 085007. doi: 10.1088/1674-4926/36/8/085007.
      Export: BibTex EndNote

      A low power 12-bit 1 Msps successive approximation register ADC with an improved switching procedure

      doi: 10.1088/1674-4926/36/8/085007
      Funds:

      Project supported by the National Basic Research Program of China (No. 2014CB744600) and the National Natural Science Foundation of China (No. 61474120).

      More Information
      • Corresponding author: Emailyanghg@mail.ie.ac.cn
      • Received Date: 2015-02-03
      • Accepted Date: 2015-03-06
      • Published Date: 2015-01-25

      Catalog

        /

        DownLoad:  Full-Size Img  PowerPoint
        Return
        Return