SEMICONDUCTOR INTEGRATED CIRCUITS

A 10 Gb/s receiver with half rate period calibration CDR and CTLE/DFE combiner

Gao Zhuo, Yang Zongren, Zhao Ying, Yang Yi, Zhang Lu, Huang Lingyi and Hu Weiwu

+ Author Affiliations

PDF

Abstract: This paper presents the design of a 10 Gb/s low power wire-line receiver in the 65 nm CMOS process with 1 V supply voltage. The receiver occupies 300×500 μm2. With the novel half rate period calibration clock data recovery (CDR) circuit, the receiver consumes 52 mW power. The receiver can compensate a wide range of channel loss by combining the low power wideband programmable continuous time linear equalizer (CTLE) and decision feedback equalizer (DFE).

Key words: serial link receiver CDR equalizer

  • Search

    Advanced Search >>

    GET CITATION

    shu

    Export: BibTex EndNote

    Article Metrics

    Article views: 5625 Times PDF downloads: 5018 Times Cited by: 0 Times

    History

    Received: 18 August 2015 Revised: 01 November 2008 Online: Published: 01 April 2009

    Catalog

      Email This Article

      User name:
      Email:*请输入正确邮箱
      Code:*验证码错误
      Gao Zhuo, Yang Zongren, Zhao Ying, Yang Yi, Zhang Lu, Huang Lingyi, Hu Weiwu. A 10 Gb/s receiver with half rate period calibration CDR and CTLE/DFE combiner[J]. Journal of Semiconductors, 2009, 30(4): 045008. doi: 10.1088/1674-4926/30/4/045008 Gao Z, Yang Z R, Zhao Y, Yang Y, Zhang L, Huang L Y, Hu W W. A 10 Gb/s receiver with half rate period calibration CDR and CTLE/DFE combiner[J]. J. Semicond., 2009, 30(4): 045008. doi: 10.1088/1674-4926/30/4/045008.Export: BibTex EndNote
      Citation:
      Gao Zhuo, Yang Zongren, Zhao Ying, Yang Yi, Zhang Lu, Huang Lingyi, Hu Weiwu. A 10 Gb/s receiver with half rate period calibration CDR and CTLE/DFE combiner[J]. Journal of Semiconductors, 2009, 30(4): 045008. doi: 10.1088/1674-4926/30/4/045008

      Gao Z, Yang Z R, Zhao Y, Yang Y, Zhang L, Huang L Y, Hu W W. A 10 Gb/s receiver with half rate period calibration CDR and CTLE/DFE combiner[J]. J. Semicond., 2009, 30(4): 045008. doi: 10.1088/1674-4926/30/4/045008.
      Export: BibTex EndNote

      A 10 Gb/s receiver with half rate period calibration CDR and CTLE/DFE combiner

      doi: 10.1088/1674-4926/30/4/045008
      • Received Date: 2015-08-18
      • Accepted Date: 2008-09-11
      • Revised Date: 2008-11-01
      • Published Date: 2009-04-07

      Catalog

        /

        DownLoad:  Full-Size Img  PowerPoint
        Return
        Return