J. Semicond. > 2008, Volume 29 > Issue 3 > 497-501

PAPERS

A High Linearity,13bit Pipelined CMOS ADC

Li Fule, Duan Jingbo and Wang Zhihua

+ Author Affiliations

PDF

Abstract: A 13bit,pipelined analog-to-digital converter (ADC) designed to achieve high linearity is described.The high linearity is realized by using the passive capacitor error-averaging technique to calibrate the capacitor mismatch error,a gain-boosting opamp to minimize the finite gain error and gain nonlinearity,a bootstrapping switch to reduce the switch on-resistor nonlinearity,and an anti-disturb design to reduce the noise from the digital supply.This ADC is implemented in 0.18μm CMOS technology and occupies a die area of 3.2mm2,including pads.Measured performance includes -0.18/0.15LSB of differential nonlinearity,-0.35/0.5LSB of integral nonlinearity,75.7dB of signal-to-noise plus distortion ratio (SNDR) and 90.5 dBc of spurious-free dynamic range (SFDR) for 2.4MHz input at 2.5MS/s.At full speed conversion (5MS/s) and for the same 2.4MHz input,the measured SNDR and SFDR are 73.7dB and 83.9 dBc,respectively.The power dissipation including output pad drivers is 21mW at 2.5MS/s and 34mW at 5MS/s,both at 2.7V supply.

Key words: analog-to-digital converterhigh linearitycapacitor error-averaginggain-boosting bootstrapping switchanti-disturb

  • Search

    Advanced Search >>

    Article Metrics

    Article views: 2851 Times PDF downloads: 1146 Times Cited by: 0 Times

    History

    Received: 18 August 2015 Revised: 22 October 2007 Online: Published: 01 March 2008

    Catalog

      Email This Article

      User name:
      Email:*请输入正确邮箱
      Code:*验证码错误
      Li Fule, Duan Jingbo, Wang Zhihua. A High Linearity,13bit Pipelined CMOS ADC[J]. Journal of Semiconductors, 2008, In Press. Li F L, Duan J B, Wang Z H. A High Linearity,13bit Pipelined CMOS ADC[J]. J. Semicond., 2008, 29(3): 497.Export: BibTex EndNote
      Citation:
      Li Fule, Duan Jingbo, Wang Zhihua. A High Linearity,13bit Pipelined CMOS ADC[J]. Journal of Semiconductors, 2008, In Press.

      Li F L, Duan J B, Wang Z H. A High Linearity,13bit Pipelined CMOS ADC[J]. J. Semicond., 2008, 29(3): 497.
      Export: BibTex EndNote

      A High Linearity,13bit Pipelined CMOS ADC

      • Received Date: 2015-08-18
      • Accepted Date: 2007-07-22
      • Revised Date: 2007-10-22
      • Published Date: 2008-02-28

      Catalog

        /

        DownLoad:  Full-Size Img  PowerPoint
        Return
        Return