SEMICONDUCTOR INTEGRATED CIRCUITS

Low cost design of microprocessor EDAC circuit

Li Hao, Lixin Yu, Heping Peng1 and Wei Zhuang

+ Author Affiliations

 Corresponding author: Hao Li, Email: 13671383646@163.com

PDF

Abstract: An optimization method of error detection and correction (EDAC) circuit design is proposed. The method involves selecting or constructing EDAC codes of low cost hardware, associated with operation scheduling implementation based on 2-input XOR gates structure, and two actions for reducing hardware cells, which can reduce the delay penalties and area costs of the EDAC circuit effectively. The 32-bit EDAC circuit hardware implementation is selected to make a prototype, based on the 180 nm process. The delay penalties and area costs of the EDAC circuit are evaluated. Results show that the time penalty and area cost of the EDAC circuitries are affected with different parity-check matrices and different hardware implementation for the EDAC codes with the same capability of correction and detection code. This method can be used as a guide for low-cost radiation-hardened microprocessor EDAC circuit design and for more advanced technologies.

Key words: error detection and correctionhardware implementationmicroprocessorsingle-event upsets



[1]
[2]
[3]
[4]
[5]
[6]
Fig. 1.  Geometry illustration for capacity of correcting errors and detecting errors.

Fig. 2.  $\boldsymbol{H}$ matrix of the Hsiao code (39,32).

Fig. 3.  {H}$ matrix of the SECDED code (39,32)[6].

Fig. 4.  {H}$ matrix of systematic code (48,32).

Fig. 5.  XOR tree structure for parity checks.

Table 1.   Table 1.

DownLoad: CSV

Table 2.   Simulation results of delay penalties and area costs for EDAC.

DownLoad: CSV
[1]
[2]
[3]
[4]
[5]
[6]
  • Search

    Advanced Search >>

    GET CITATION

    shu

    Export: BibTex EndNote

    Article Metrics

    Article views: 2577 Times PDF downloads: 16 Times Cited by: 0 Times

    History

    Received: 11 June 2015 Revised: Online: Published: 01 November 2015

    Catalog

      Email This Article

      User name:
      Email:*请输入正确邮箱
      Code:*验证码错误
      Li Hao, Lixin Yu, Heping Peng, Wei Zhuang. Low cost design of microprocessor EDAC circuit[J]. Journal of Semiconductors, 2015, 36(11): 115005. doi: 10.1088/1674-4926/36/11/115005 L Hao, L X Yu, H P Peng, W Zhuang. Low cost design of microprocessor EDAC circuit[J]. J. Semicond., 2015, 36(11): 115005. doi: 10.1088/1674-4926/36/11/115005.Export: BibTex EndNote
      Citation:
      Li Hao, Lixin Yu, Heping Peng, Wei Zhuang. Low cost design of microprocessor EDAC circuit[J]. Journal of Semiconductors, 2015, 36(11): 115005. doi: 10.1088/1674-4926/36/11/115005

      L Hao, L X Yu, H P Peng, W Zhuang. Low cost design of microprocessor EDAC circuit[J]. J. Semicond., 2015, 36(11): 115005. doi: 10.1088/1674-4926/36/11/115005.
      Export: BibTex EndNote

      Low cost design of microprocessor EDAC circuit

      doi: 10.1088/1674-4926/36/11/115005
      More Information
      • Corresponding author: Hao Li, Email: 13671383646@163.com
      • Received Date: 2015-06-11
      • Accepted Date: 2015-07-23
      • Published Date: 2015-01-25

      Catalog

        /

        DownLoad:  Full-Size Img  PowerPoint
        Return
        Return