Chin. J. Semicond. > 2006, Volume 27 > Issue S1 > 370-373

PAPERS

Design and Optimization of Low-Power Processor for Wireless Sensor Network

Zhao Gang, Hou Ligang, Luo Rengui, Liu Yuan and Wu Wuchen

+ Author Affiliations

PDF

Abstract: A low power processor (LPP) for wireless sensor network (WSN) is implemented,based on 90nm technology.In order to reduce power consumption,two methods are selected in the design.Clock gating technique is used to reduce the dynamic power dissipations,and multiple threshold voltage library is adopted to depress leakage power consumption.This paper reports the design results with a brief discussion.

Key words: low powermulti-Vthclock gatingwireless sensor network

  • Search

    Advanced Search >>

    Article Metrics

    Article views: 3128 Times PDF downloads: 1543 Times Cited by: 0 Times

    History

    Received: 20 August 2015 Revised: Online: Published: 01 December 2006

    Catalog

      Email This Article

      User name:
      Email:*请输入正确邮箱
      Code:*验证码错误
      Zhao Gang, Hou Ligang, Luo Rengui, Liu Yuan, Wu Wuchen. Design and Optimization of Low-Power Processor for Wireless Sensor Network[J]. Journal of Semiconductors, 2006, In Press. Zhao G, Hou L G, Luo R G, Liu Y, Wu W C. Design and Optimization of Low-Power Processor for Wireless Sensor Network[J]. Chin. J. Semicond., 2006, 27(13): 370.Export: BibTex EndNote
      Citation:
      Zhao Gang, Hou Ligang, Luo Rengui, Liu Yuan, Wu Wuchen. Design and Optimization of Low-Power Processor for Wireless Sensor Network[J]. Journal of Semiconductors, 2006, In Press.

      Zhao G, Hou L G, Luo R G, Liu Y, Wu W C. Design and Optimization of Low-Power Processor for Wireless Sensor Network[J]. Chin. J. Semicond., 2006, 27(13): 370.
      Export: BibTex EndNote

      Design and Optimization of Low-Power Processor for Wireless Sensor Network

      • Received Date: 2015-08-20

      Catalog

        /

        DownLoad:  Full-Size Img  PowerPoint
        Return
        Return