Chin. J. Semicond. > 2005, Volume 26 > Issue 11 > 2085-2091

PAPERS

A Fractional-N CMOS DPLL with Self-Calibration

Liu Sujuan, Yang Weiming, Chen Jianxin, Cai Liming and Xu Dongsheng

+ Author Affiliations

PDF

Abstract: A digital phase-locked loop (DPLL) based on a new digital phase-frequency detector is presented.The self-calibration technique is employed to acquire wide lock range,low jitter,and fast acquisition.The DPLL works from 60 to 600MHz at a supply voltage of 1.8V.It also features a fractional-N synthesizer with digital 2nd-order sigma-delta noise shaping,which can achieve a short lock time,a high frequency resolution,and an improved phase-noise spectrum.The DPLL has been implemented in SMIC 0.18μm 1.8V 1P6M CMOS technology.The peak-to-peak jitter is less than 0.8% of the output clock period and the lock time is less than 150 times of the reference clock period after the pre-divider.

Key words: digital phase-locked loopphase-frequency detectorself-calibrationvoltage controlled oscillatorfractional-N

  • Search

    Advanced Search >>

    Article Metrics

    Article views: 2793 Times PDF downloads: 1476 Times Cited by: 0 Times

    History

    Received: 19 August 2015 Revised: Online: Published: 01 November 2005

    Catalog

      Email This Article

      User name:
      Email:*请输入正确邮箱
      Code:*验证码错误
      Export: BibTex EndNote
      Citation:


      Export: BibTex EndNote

      • Received Date: 2015-08-19

      Catalog

        /

        DownLoad:  Full-Size Img  PowerPoint
        Return
        Return