SEMICONDUCTOR INTEGRATED CIRCUITS

A high performance 90 nm CMOS SAR ADC with hybrid architecture

Tong Xingyuan1, , Chen Jianming2, Zhu Zhangming1 and Yang Yintang1

+ Author Affiliations

PDF

Abstract: A 10-bit 2.5 MS/s SAR A/D converter is presented. In the circuit design, an R-C hybrid architecture D/A converter, pseudo-differential comparison architecture and low power voltage level shifters are utilized. Design challenges and considerations are also discussed. In the layout design, each unit resistor is sided by dummies for good matching performance, and the capacitors are routed with a common-central symmetry method to reduce the nonlinearity error. This proposed converter is implemented based on 90 nm CMOS logic process. With a 3.3 V analog supply and a 1.0 V digital supply, the differential and integral nonlinearity are measured to be less than 0.36 LSB and 0.69 LSB respectively. With an input frequency of 1.2 MHz at 2.5 MS/s sampling rate, the SFDR and ENOB are measured to be 72.86 dB and 9.43 bits respectively, and the power dissipation is measured to be 6.62 mW including the output drivers. This SAR A/D converter occupies an area of 238×214 μm2. The design results of this converter show that it is suitable for multi-supply embedded SoC applications.

Key words: analog-to-digital converter CMOS integrated circuits level shifters multi-supply SoC high performance

  • Search

    Advanced Search >>

    GET CITATION

    shu

    Export: BibTex EndNote

    Article Metrics

    Article views: 4826 Times PDF downloads: 3977 Times Cited by: 0 Times

    History

    Received: 18 August 2015 Revised: 27 July 2009 Online: Published: 01 January 2010

    Catalog

      Email This Article

      User name:
      Email:*请输入正确邮箱
      Code:*验证码错误
      Tong Xingyuan, Chen Jianming, Zhu Zhangming, Yang Yintang. A high performance 90 nm CMOS SAR ADC with hybrid architecture[J]. Journal of Semiconductors, 2010, 31(1): 015002. doi: 10.1088/1674-4926/31/1/015002 Tong X Y, Chen J M, Zhu Z M, Yang Y T. A high performance 90 nm CMOS SAR ADC with hybrid architecture[J]. J. Semicond., 2010, 31(1): 015002. doi:  10.1088/1674-4926/31/1/015002.Export: BibTex EndNote
      Citation:
      Tong Xingyuan, Chen Jianming, Zhu Zhangming, Yang Yintang. A high performance 90 nm CMOS SAR ADC with hybrid architecture[J]. Journal of Semiconductors, 2010, 31(1): 015002. doi: 10.1088/1674-4926/31/1/015002

      Tong X Y, Chen J M, Zhu Z M, Yang Y T. A high performance 90 nm CMOS SAR ADC with hybrid architecture[J]. J. Semicond., 2010, 31(1): 015002. doi:  10.1088/1674-4926/31/1/015002.
      Export: BibTex EndNote

      A high performance 90 nm CMOS SAR ADC with hybrid architecture

      doi: 10.1088/1674-4926/31/1/015002
      • Received Date: 2015-08-18
      • Accepted Date: 2009-06-25
      • Revised Date: 2009-07-27
      • Published Date: 2009-12-29

      Catalog

        /

        DownLoad:  Full-Size Img  PowerPoint
        Return
        Return