SEMICONDUCTOR INTEGRATED CIRCUITS

Designand implementation of a delay-optimized universal programmable routing circuit for FPGAs

Wu Fang, Zhang Huowen, Lai Jinmei, Wang Yuan, Chen Liguang, Duan Lei and Tong Jiarong

+ Author Affiliations

PDF

Abstract: This paper presents a universal field programmable gate array (FPGA) programmable routing circuit, focusing primarily on a delay optimization. Under the precondition of the routing resource's flexibility and routabil-ity, the number of programmable interconnect points (PIP) is reduced, and a multiplexer (MUX) plus a BUFFER structure is adopted as the programmable switch. Also, the method of offset lines and the method of complementary hanged end-lines are applied to the TILE routing circuit and the I/O routing circuit, respectively. All of the above features ensure that the whole FPGA chip is highly repeatable, and the signal delay is uniform and predictable over the total chip. Meanwhile, the BUFFER driver is optimized to decrease the signal delay by up to 5%. The proposed routing circuit is applied to the Fudan programmable device (FDP) FPGA, which has been taped out with an SMIC 0.18-μm logic 1P6M process. The test result shows that the programmable routing resource works correctly, and the signal delay over the chip is highly uniform and predictable.

Key words: FPGA

  • Search

    Advanced Search >>

    GET CITATION

    shu

    Export: BibTex EndNote

    Article Metrics

    Article views: 3886 Times PDF downloads: 1589 Times Cited by: 0 Times

    History

    Received: 18 August 2015 Revised: 13 November 2008 Online: Published: 01 June 2009

    Catalog

      Email This Article

      User name:
      Email:*请输入正确邮箱
      Code:*验证码错误
      Wu Fang, Zhang Huowen, Lai Jinmei, Wang Yuan, Chen Liguang, Duan Lei, Tong Jiarong. Designand implementation of a delay-optimized universal programmable routing circuit for FPGAs[J]. Journal of Semiconductors, 2009, 30(6): 065010. doi: 10.1088/1674-4926/30/6/065010 Wu F, Zhang H W, Lai J M, Wang Y, Chen L G, Duan L, Tong J R. Designand implementation of a delay-optimized universal programmable routing circuit for FPGAs[J]. J. Semicond., 2009, 30(6): 065010. doi: 10.1088/1674-4926/30/6/065010.Export: BibTex EndNote
      Citation:
      Wu Fang, Zhang Huowen, Lai Jinmei, Wang Yuan, Chen Liguang, Duan Lei, Tong Jiarong. Designand implementation of a delay-optimized universal programmable routing circuit for FPGAs[J]. Journal of Semiconductors, 2009, 30(6): 065010. doi: 10.1088/1674-4926/30/6/065010

      Wu F, Zhang H W, Lai J M, Wang Y, Chen L G, Duan L, Tong J R. Designand implementation of a delay-optimized universal programmable routing circuit for FPGAs[J]. J. Semicond., 2009, 30(6): 065010. doi: 10.1088/1674-4926/30/6/065010.
      Export: BibTex EndNote

      Designand implementation of a delay-optimized universal programmable routing circuit for FPGAs

      doi: 10.1088/1674-4926/30/6/065010
      • Received Date: 2015-08-18
      • Accepted Date: 2008-08-11
      • Revised Date: 2008-11-13
      • Published Date: 2009-07-13

      Catalog

        /

        DownLoad:  Full-Size Img  PowerPoint
        Return
        Return