SEMICONDUCTOR DEVICES

Gate current modeling and optimal design of nanoscale non-overlapped gate to source/drain MOSFET

Ashwani K. Rana, Narottam Chand and Vinod Kapoor

+ Author Affiliations

PDF

Abstract: In this paper, novel nanoscale MOSFET with Source/Drain-to-Gate Non-overlapped and high-k spacer structure has been demonstrated to reduce the gate leakage current for the first time. The gate leakage behaviour of novel MOSFET structure has been investigated with help of compact analytical model and Sentaurus Simulation. Fringing gate electric field through the dielectric spacer induces inversion layer in the non-overlap region to act as extended S/D region. It is found that optimal Source/Drain-to-Gate Non-overlapped and high-k spacer structure has reduced the gate leakage current to great extent as compared to those of an overlapped structure. Further, the proposed structure had improved off current, subthreshold slope and DIBL characteristic. It is concluded that this structure solves the problem of high leakage current without introducing the extra series resistance.

Key words: Gate tunneling current, analytical model, spacer dielectrics, DIBL, subthreshold slope.

  • Search

    Advanced Search >>

    GET CITATION

    shu

    Export: BibTex EndNote

    Article Metrics

    Article views: 3174 Times PDF downloads: 2207 Times Cited by: 0 Times

    History

    Received: Revised: 10 January 2011 Online: Published: 01 July 2011

    Catalog

      Email This Article

      User name:
      Email:*请输入正确邮箱
      Code:*验证码错误
      Ashwani K. Rana, Narottam Chand, Vinod Kapoor. Gate current modeling and optimal design of nanoscale non-overlapped gate to source/drain MOSFET[J]. Journal of Semiconductors, 2011, 32(7): 074001. doi: 10.1088/1674-4926/32/7/074001 A K Rana, N Chand, V Kapoor. Gate current modeling and optimal design of nanoscale non-overlapped gate to source/drain MOSFET[J]. J. Semicond., 2011, 32(7): 074001. doi:  10.1088/1674-4926/32/7/074001.Export: BibTex EndNote
      Citation:
      Ashwani K. Rana, Narottam Chand, Vinod Kapoor. Gate current modeling and optimal design of nanoscale non-overlapped gate to source/drain MOSFET[J]. Journal of Semiconductors, 2011, 32(7): 074001. doi: 10.1088/1674-4926/32/7/074001

      A K Rana, N Chand, V Kapoor. Gate current modeling and optimal design of nanoscale non-overlapped gate to source/drain MOSFET[J]. J. Semicond., 2011, 32(7): 074001. doi:  10.1088/1674-4926/32/7/074001.
      Export: BibTex EndNote

      Gate current modeling and optimal design of nanoscale non-overlapped gate to source/drain MOSFET

      doi: 10.1088/1674-4926/32/7/074001
      • Accepted Date: 2010-12-02
      • Revised Date: 2011-01-10
      • Published Date: 2011-06-22

      Catalog

        /

        DownLoad:  Full-Size Img  PowerPoint
        Return
        Return