Chin. J. Semicond. > 2007, Volume 28 > Issue 2 > 246-253

PAPERS

RF-CMOS Modeling:Parasitic Analysis for MOST On-Wafer Test Structure

Liu Jun, Sun Lingling and Xu Xiaojun

+ Author Affiliations

PDF

Abstract: A new model that considers the parasitic effects of a test structure when performing on-wafer S-parameter measurements on RF/microwave MOST fabricated in RF-CMOS technology is presented.Discontinuities between pads and the DUT (device under test) and between stub-interconnect metal and the DUT are considered.The parasitic between the stub-interconnect metal and the lossy substrate is modeled separately.An additional element is introduced to predict the inductive losses of the substrate.All model parameters are directly determined using a simple and analytical measurement-based method,allowing the electrical representation of the complete test structure using an equivalent circuit.The validity of the model is demonstrated by the on-wafer measurements of interconnects up to 40GHz,employing a 0.25μm RF-CMOS process supplied by CSM (Chartered Semiconductor Manufacture Ltd) 0.25μm RF-CMOS technology.

Key words: RF-CMOStest structureparasitic effectmodeling

  • Search

    Advanced Search >>

    Article Metrics

    Article views: 2860 Times PDF downloads: 994 Times Cited by: 0 Times

    History

    Received: 18 August 2015 Revised: 27 September 2006 Online: Published: 01 February 2007

    Catalog

      Email This Article

      User name:
      Email:*请输入正确邮箱
      Code:*验证码错误
      Liu Jun, Sun Lingling, Xu Xiaojun. RF-CMOS Modeling:Parasitic Analysis for MOST On-Wafer Test Structure[J]. Journal of Semiconductors, 2007, In Press. Liu J, Sun L L, Xu X J. RF-CMOS Modeling:Parasitic Analysis for MOST On-Wafer Test Structure[J]. Chin. J. Semicond., 2007, 28(2): 246.Export: BibTex EndNote
      Citation:
      Liu Jun, Sun Lingling, Xu Xiaojun. RF-CMOS Modeling:Parasitic Analysis for MOST On-Wafer Test Structure[J]. Journal of Semiconductors, 2007, In Press.

      Liu J, Sun L L, Xu X J. RF-CMOS Modeling:Parasitic Analysis for MOST On-Wafer Test Structure[J]. Chin. J. Semicond., 2007, 28(2): 246.
      Export: BibTex EndNote

      RF-CMOS Modeling:Parasitic Analysis for MOST On-Wafer Test Structure

      • Received Date: 2015-08-18
      • Accepted Date: 2006-06-28
      • Revised Date: 2006-09-27
      • Published Date: 2007-01-30

      Catalog

        /

        DownLoad:  Full-Size Img  PowerPoint
        Return
        Return