Chin. J. Semicond. > 2002, Volume 23 > Issue 9 > 988-995

CONTENTS

150Ms/s、6bit Digital CMOS Folding A/D Converter with Current-Mode Interpolating

LIU Fei and JI Li-jiu

PDF

Abstract:

A 150 Msamples/s, 6 bit CMOS folding and current mode interpolating analog to digital is designed in a 1.2 μm digital CMOS technology. A low power, high speed regenerated current comparator is proposed. By adopting Domino logic circuit, a very simple and flexible decoder is realitied with high speed and low power. The latency between input signal and output code is less than 2 clock cycles. The ADC only uses a single clock and its complement which simplifies the whole circuit. The converter power dissipation is simulated as 185 mW from a 5 V supply.

Key words: ADCCMOSfoldingcurrent modeinterpolatingDomino

  • Search

    Advanced Search >>

    Article Metrics

    Article views: 226 Times PDF downloads: 0 Times Cited by: 0 Times

    History

    Received: 13 December 2001 Revised: Online: Published: 01 September 2002

    Catalog

      Email This Article

      User name:
      Email:*请输入正确邮箱
      Code:*验证码错误
      LIU Fei, JI Li-jiu. 150Ms/s、6bit Digital CMOS Folding A/D Converter with Current-Mode Interpolating[J]. Journal of Semiconductors, 2002, In Press. . 150Ms/s、6bit Digital CMOS Folding A/D Converter with Current-Mode Interpolating[J]. J. Semicond, 2002, In Press. Export: BibTex EndNote
      Citation:
      LIU Fei, JI Li-jiu. 150Ms/s、6bit Digital CMOS Folding A/D Converter with Current-Mode Interpolating[J]. Journal of Semiconductors, 2002, In Press.

      . 150Ms/s、6bit Digital CMOS Folding A/D Converter with Current-Mode Interpolating[J]. J. Semicond, 2002, In Press.
      Export: BibTex EndNote

      150Ms/s、6bit Digital CMOS Folding A/D Converter with Current-Mode Interpolating

      • Received Date: 2001-12-13
        Available Online: 2023-03-15
      • Published Date: 2002-09-01

      Catalog

        /

        DownLoad:  Full-Size Img  PowerPoint
        Return
        Return