# A Current-Mode DC-DC Buck Converter with High Stability and Fast Dynamic Response

Chen Dongpo<sup>†</sup>, He Lenian, and Yan Xiaolang

(Institute of VLSI Design, Zhejiang University, Hangzhou 310027, China)

Abstract: A current-mode DC-DC buck converter with high stability is presented. The loop gain's expression of the current-mode converter is derived by employing an advanced model of a current-mode control converter. After analyzing the loop gain's expression, which illustrates the method of selecting suitable frequency compensation for the control loop, a novel pole-zero tracking frequency compensation is proposed. Based on theoretical analysis, a DC-DC buck converter with high stability is designed with 0.  $5\mu$ m-CMOS technology. The simulated results reveal that the stability of the converter is independent of the load current and the input voltage. Moreover, the converter er provides a full load transient response setting time of less than  $5\mu$ s and overshoots and undershoots of less than 30mV.

Key words:DC-DC converter; current-mode; frequency compensation; power managementEEACC:1205; 1210CLC number;TN401Document code; AArticle ID:0253-4177(2006)10-1742-08

## **1** Introduction

Current-mode DC-DC buck converters are widely used in battery-operated portable electronic systems, such as cellular phones, personal digital assistants (PDAs), and other palm-sized devices<sup>[1~8]</sup>. In these mobile applications, the stability requirements are becoming more stringent as the dynamic ranges of input voltage and load current increase. Thus, the trend is to focus on lowpower, low-cost, fully integrated CMOS converters, which are stable over a wide loading current range and any normal input voltage.

Recently, some new methods to improve the stability of current-mode DC-DC converters have been proposed<sup>[1~5]</sup>. By introducing zeros and poles in the compensator to cancel poles and zeros in the control-to-output function, the converter in Ref.[1] obtains a sufficient phase margin. But the predictions are not confirmed by experiment or simulation. Theoretical loop analyses for current-mode converters have been made for stability optimization<sup>[2,3]</sup>. However, the analyses are mostly interested in the model itself and cannot directly guide circuit design. The design methods in Refs.[4,5] focus on the circuit topology of the power stage, so they are not suitable for a low-cost, fully integrated CMOS power module for

battery-operated applications. Kwok *et al*.<sup>[9]</sup> proposed pole-zero tracking frequency compensation (PZTFC) for a low-dropout (LDO) line regulator. This compensation scheme, however, is not suitable for a pulse-width modulated (PWM) control-loop due to different control schemes.

In the present work, the detailed theoretical derivation of the loop gain of a current-mode DC-DC buck converter is described. Based on theoretical analysis, a novel PZTFC designed for a PWM control-loop is proposed. This method makes the stability of the converter independent of the load current and the supply voltage. Moreover, the sufficient loop-bandwidth that results from the method improves the dynamic responses of the converter.

# 2 Modeling and theoretical analysis

The structure of the PWM buck converter with peak current-mode control is shown in Fig. 1. The converter is composed of an on-chip control loop and an off-chip output filter. The error amplifier (ERRAMP) compares the  $V_{\rm ref}$  created by the bandgap with the feedback voltage  $V_{\rm FB}$ , generating a voltage error signal that is fed to the PWM comparator and compared with a voltage signal created by current sense and slop

<sup>†</sup> Corresponding author. Email: chendp@vlsi.zju.edu.cn Received 20 March 2006, revised manuscript received 16 May 2006

compensation. The output of the PWM comparator passes through control logic and a driver block to define the duty ratio. The duty ratio controls the on-time and off-time duration of the power transistors  $S_P$  and  $S_N$ . The output filter consists of an inductor L and a filtering capacitor  $C_L$ .



Fig.1 Structure of a current-mode buck converter

In order to obtain loop gain of the currentmode converter, a full small signal model<sup>[2]</sup> of the system is shown in Fig. 2, where the meanings of the symbols in Fig. 2 are given in Table 1.



Fig. 2 Small signal of a current-mode buck converter

| Table 1 | Meanings | of sym | bols in | Fig.2 |
|---------|----------|--------|---------|-------|
|---------|----------|--------|---------|-------|

| Symbol                                    | Meaning                                                          |  |  |  |
|-------------------------------------------|------------------------------------------------------------------|--|--|--|
| $I_{\rm L}$ , $i_{\rm L}$                 | The dc and ac components of the average inductor current         |  |  |  |
| D, d                                      | The dc and ac components of the duty cycle                       |  |  |  |
| $T_{\rm Pi} = i_{\rm L}/d$                | The open-loop duty cycle-to-inductor current transfer function   |  |  |  |
| $V_{\rm in}$ , $v_{\rm in}$               | The dc and ac components of the input voltage                    |  |  |  |
| $V_{\rm O}$ , $v_{\rm o}$                 | The dc and ac components of the output voltage                   |  |  |  |
| $T_{\rm P} = v_{\rm o}/d$                 | The open-loop duty cycle-to-output voltage transfer function     |  |  |  |
| $v_{\rm ref}$ , $v_{\rm c}$ , $v_{\rm e}$ | The ac components of the reference, control and error voltages   |  |  |  |
| $T_{\rm C} = v_{\rm c} / v_{\rm e}$       | The transfer function of the control circuit in the voltage loop |  |  |  |
| $T_{\rm s} = 1/f_{\rm s}$                 | The period of the switch frequency                               |  |  |  |
| β                                         | The voltage transfer function of the feed-forward network        |  |  |  |
| $H_{\rm e}(s)$                            | The transfer function of the sample-data effect                  |  |  |  |
| $T_{\mathrm{M}}$                          | The transfer function of the control voltage-to-duty cycle       |  |  |  |
| K <sub>OD</sub>                           | The output feed-forward gain                                     |  |  |  |
| Ao                                        | The open loop input voltage-to-output voltage transfer function  |  |  |  |
| Zo                                        | The transfer function of output current to output voltage        |  |  |  |

After closing the current-control loop, the transfer function of control to output is simplified as a control block VOC(s). Figure 3 shows the simplified small signal model, and VOC(s) is given by

$$VOC(s) = \frac{v_{o}}{v_{c}} = \frac{T_{P}T_{M}}{1 + T_{Pi}R_{s}H_{c}(s)T_{M} - K_{OD}T_{P}}$$
(1)

where  $R_s$  is the current sensor gain. In the DC-DC converter, the ac component of the reference voltage is zero, so the loop gain is equal to

 $T_{\rm V}(s) \mid_{\nu_{\rm in}=0, i_{\rm o}=0} = \beta T_{\rm C}(s) \rm VOC(s)$  (2) by making use of the result derived in Refs. [2~ 4,6,7], which is accurate enough for most practical converters.  $T_{\rm P}$ ,  $T_{\rm Pi}$ ,  $T_{\rm M}$ ,  $H_{\rm c}(s)$ , and  $K_{\rm OD}$  are given by

$$T_{\rm P}(s) = \frac{V_{\rm in}(sC_{\rm L}R_{\rm ESR}+1)}{1 + s(C_{\rm L}R_{\rm ESR} + \frac{L}{R_{\rm L}}) + s^2 LC_{\rm L}(\frac{R_{\rm L} + R_{\rm ESR}}{R_{\rm L}})}$$
(3)

$$T_{\rm Pi}(s) = \frac{\frac{V_{\rm in}}{R_{\rm L}} [1 + s(R_{\rm ESR} + R_{\rm L})C_{\rm L}]}{1 + s(\frac{L}{R_{\rm L}} + R_{\rm ESR}C_{\rm L}) + s^2 LC_{\rm L}(\frac{R_{\rm L} + R_{\rm ESR}}{R_{\rm L}})}$$
(4)

$$T_{\rm M} = \frac{1}{(M_1 + M_3) T_{\rm s}} \tag{5}$$

$$H_{\rm e}(s) \approx 1 - \frac{s}{2f_{\rm s}} \tag{6}$$

$$K_{\rm OD} = \frac{D}{(1 - \frac{M_3}{M_1})(V_{\rm in} - V_{\rm O})}$$
(7)

Here  $M_1 = (V_{in} - V_O)/L$ ,  $M_3 = 0.5 V_{Omax}/L$ ,  $C_L$  is the filtering capacitor,  $R_L$  is the load resistor, and  $R_{ESR}$  is the equivalent series resistance (ESR) of the filtering capacitor. With the assumption that  $R_L \gg R_{ESR}$ , the loop gain is derived as

$$T_{\rm V}(s) \mid_{v_{\rm in}=0, i_{\rm o}=0} = \frac{\beta T_{\rm C}(s) k_{\rm I} [sC_{\rm L}R_{\rm ESR} + 1]}{1 + s(C_{\rm L}R_{\rm ESR} + \frac{L}{R_{\rm L}}) + s^{2}LC_{\rm L} + \frac{R_{\rm s}}{R_{\rm L}} k_{\rm I}(1 + sR_{\rm L}C_{\rm L})(1 - \frac{s}{2f_{\rm s}}) - k_{\rm 2}(sC_{\rm L}R_{\rm ESR} + 1)}$$
(8)

where

$$k_{1} = \frac{V_{\rm in} L f_{\rm s}}{V_{\rm in} - 0.5 V_{\rm o}} \tag{9}$$

$$k_2 = \frac{V_0}{V_{\rm in} - 0.5V_{\rm Omax} - V_0}$$
(10)

In order to simplify the derivation, the output voltage is fixed, and the input voltage changes from 2.5 to 6V.

The stability of the converter is studied in two cases:  $I_0 = 0A$  and  $I_0 \neq 0A$ . When  $I_0 = 0A$ ,



Fig. 3 Simplified small signal model of the currentmode buck converter

Equation (8) can be simplified as

$$T_{\rm V}(s) \mid_{v_{\rm in}=0, i_{\rm o}=0} = \frac{\beta T_{\rm C}(s) k_1 [sC_{\rm L}R_{\rm ESR} + 1]}{1 - k_2 + s(k_1 R_s C_{\rm L} - k_2 R_{\rm ESR} C_{\rm L}) + s^2 (LC_{\rm L} - k_1 R_s C_{\rm L} \frac{1}{2f_s})}$$
(11)

When  $I_0 \neq 0$  A, it can be simplified as

$$T_{\rm V}(s) \mid_{\nu_{\rm in}=0, i_{\rm o}=0} = \frac{\beta T_{\rm C}(s) k_1 \lfloor sC_{\rm L}R_{\rm ESR} + 1 \rfloor}{1 + \frac{R_{\rm s}}{R_{\rm L}}k_1 - k_2 + s(\frac{L}{R_{\rm L}} + k_1R_{\rm s}C_{\rm L} - \frac{R_{\rm s}}{R_{\rm L}}k_1\frac{1}{2f_{\rm s}}) + s^2(LC_{\rm L} - k_1R_{\rm s}C_{\rm L}\frac{1}{2f_{\rm s}})}$$
(12)

Equations (11) and (12) illustrate that the high stability of the converter can be obtained by selecting an appropriate frequency compensation  $T_{\rm c}(s)$  and clearly show that the poles of VOC(s) are heavily dependent on the load resistor  $R_{\rm L}$  and the input voltage  $V_{\rm in}$ , so the strategy of compensation is to obtain a sufficient phase margin for all possible changes of load resistor and input voltage.

In Eqs. (11) and (12),  $T_{\rm C}(s)$  can be expressed as

$$T_{\rm C}(s) = A_{\rm V} \frac{1 + s \frac{1}{\omega_{\rm z}}}{(1 + s \frac{1}{\omega_{\rm pl}})(1 + s \frac{1}{\omega_{\rm p2}})}$$
(13)

where  $A_{\rm V}$  is the DC gain of  $T_{\rm C}(s)$ , and  $\omega_{\rm z}, \omega_{\rm pl}$ , and  $\omega_{v^2}$  are the zero, low-frequency pole, and highfrequency pole, respectively. Then, if the zero  $\omega_z$ can track and cancel the lowest possible pole of VOC(s), while the high-frequency pole  $\omega_{p2}$  is placed at the frequency of the zero caused by the ESR of the filtering capacitor in VOC(s), the low-frequency pole  $\omega_{p1}$  of  $T_{c}(s)$  becomes the dominant pole. Therefore, there is only a dominant pole  $\omega_{p1}$  below the unit gain frequency (UGF), and a sufficient phase margin is obtained. Furthermore, this frequency compensation ensures enough UGF at any possible load resistor and thus provides a fast dynamic response. This method, which introduces a dynamic zero to track and cancel the dynamic pole, can be called  $PZTFC^{[9]}$ .

Figure 4 shows a Bode plot of  $T_{\rm C}(s)$ , VOC(s), and  $T_{\rm V}(s)$  in the worst case, in which,  $V_{\rm in}$  and  $R_{\rm L}$  are set to their largest possible values<sup>[5]</sup>. The result shows that the phase margin is 61.9° in the worst case by using PZTFC. The loop gains in four extreme cases: (a)  $V_{\rm in} = 2.5 \text{V}$ ,  $I_{\rm out} =$ 1A; (b)  $V_{\rm in} = 2.5 \text{V}$ ,  $I_{\rm out} = 1\text{mA}$ ; (c)  $V_{\rm in} = 6 \text{V}$ ,  $I_{\rm out} =$ 1A; and (d)  $V_{\rm in} = 6 \text{V}$ ,  $I_{\rm out} = 1\text{mA}$  are shown in Fig. 5. The phase margins of four cases are 77.5°, 76.5°, 61.9°, and 63°, respectively. The UGF is larger than 200kHz for all cases.



Fig. 4 Simulated frequency response at worst case using MATLAB

### **3** Circuit implementations

#### 3.1 ERRAMP with PZTFC

The PZTFC for a PWM DC-DC converter



Fig. 5 Simulated frequency response of  $T_V(s)$  at four cases using MATLAB

can be implemented in the ERRAMP. As illustrated in section 2, the key of PZTFC is to obtain a zero that can track the changes of the load resistor. In a current-mode PWM DC-DC converter, the sensing-voltage signal  $V_{is}$  is proportional to the average inductor current  $I_L$ , which is dominated by the load resistor  $R_L$ . Thus the following relationship is given:

$$V_{\rm is} \propto I_{\rm L} \propto I_{\rm O} \propto \frac{1}{R_{\rm L}}$$
 (14)

Equation (12) indicates that a zero controlled by  $V_{is}$  is dependent on the load resistor  $R_{L}$ . The circuit implementations of the pole-zero track frequency compensation are shown in Fig. 6. The transistors M1 to M9 constitute a folded cascode operational transconductance amplifier (OTA), which has high gain and only one dominant pole<sup>[1]</sup>. In Fig. 6,  $V_{b}$ ,  $I_{bias}$  and transistors MB1 to MB5 compose the bias current. The PZTFC is made of pMOS transistor MR, compensation capacitor  $C_{C}$ , and a source follower, which includes pMOS transistors MS1 and MS2. The source follower shifts the  $V_{is}$  level to ensure that MR operates in the linear region and the drain source resistance  $R_{M}$  is equal to

$$R_{\rm M} = \frac{1}{\mu_{\rm p} C_{\rm ox} (W/L)_{\rm MR} (V_{\rm is} + V_{\rm LS} - V_{\rm THN})}$$
(15)

where  $V_{\rm LS}$  is the value of level shifting through the source follower. If  $V_{\rm LS} \approx V_{\rm THN}$ , from Eqs. (14) and (15),  $R_{\rm M}$  is proportional to the load resistor  $R_{\rm L}$ . Thus, the zero caused by  $R_{\rm M}$  and  $C_{\rm C}$  can track and cancel the lowest possible pole that is dependent on  $R_{\rm L}$  and the filtering capacitor  $C_{\rm L}$ . The transfer function of the error amplifier with frequency compensation is given by

$$T_{\rm C}(s) = g_{\rm m} R_{\rm O} \frac{1 + s R_{\rm M} C_{\rm C}}{(1 + s R_{\rm O} C_{\rm C})(1 + s \frac{1}{\omega_{\rm p2}})} (16)$$

where  $g_m$  is the transconductance and  $R_0$  is the output resistance of the OTA. The pole  $\omega_{p2}$  is the mirror pole, which is placed at the frequency of

zero caused by the ESR of the filtering capacitor in VOC(s). Therefore, the open-loop response  $T_v(s)$  only has one dominant pole  $\omega_{pl} = 1/R_0C_c$ below the UGF, and then a sufficient phase margin and bandwidth are obtained.



Fig. 6 Schematic of error amplifier with pole-zero track frequency compensation

#### 3.2 Integrated power transistors

In conventional converters, the power transistors are off-chip. This method is expensive and has an electromagnetic interference (EMI) problem; moreover, off-chip power transistors have huge size and are not suitable for mobile applications. In this work, the power transistors are fully integrated by using a ring MOS structure. Figure 7 shows the layout of the power transistors. The W/L ratios of the nMOS and pMOS are  $24000 \mu m/1 \mu m$ , respectively. The total area of the power transistors is  $860 \mu m \times 350 \mu m$ . Furthermore, the on-resistances of the p-channel and n-channel MOSFET transistors are 0.53 and 0.67 $\Omega$ , respectively. The low on-resistances improve the efficiency of the DC-DC converter.

#### 3.3 Efficiency considerations

The power dissipation of the PWM DC-DC converter mainly includes conduction loss and switching loss. The conduction loss is dominant



Fig. 7 Layout of power transistors using ring MOS structure

under heavy load conditions while switching loss is dominant under light load conditions<sup>[1]</sup>. The two terms are related to the size of the power transistors and the switching frequency. In this work, due to the integrated power transistors and optimized buffer of the power transistors, the maximum efficiency is up to 92%.

### 4 Simulation results and discussion

In order to verify the theoretical analysis, the current-mode buck converter with PZTFC is simulated using Spectre, created by Cadence Company, and CSMC (Central Semiconductor Manufacturing Corporation, Wuxi, China)  $0.5\mu$ m-CMOS technology.

The simulated loop gain when  $V_{in} = 6V$  and  $I_{out} = 1 \text{ mA}$  is shown in Fig. 8. From the result, the introduced zero and high frequency pole of  $T_{\rm C}(s)$ cancel the lowest pole and zero of VOC(s), respectively. Figure 9 shows the simulated loop gain  $T_{\rm V}(s)$  with the proposed frequency compensation in four cases: (a), (b), (c), and (d), as shown in section 2. The phase and UGF are (a) PM =70.  $3^{\circ}$ , UGF = 177. 3kHz; (b) PM = 72.  $7^{\circ}$ , UGF = 152. 4kHz; (c) PM = 59. 7°, UGF = 174. 9kHz; and (d)  $PM = 61.6^{\circ}$ , UGF = 159.1 kHz; respectively. The simulated results denote that the proposed converter with PZTFC provides a phase margin greater than 60°, and UGF more than 150kHz under any possible conditions. Furthermore, the DC gain of the frequency response is more than 60dB in all cases, and this performance is beneficial for improving the accuracy of regulation.



Fig.8 Simulated loop gain frequency response at  $V_{in}$ = 6V and  $I_L$  = 1mA using Spectre

The simulated load transient responses are shown in Fig. 10 when  $V_{in} = 2.5V$  and Fig. 11 when  $V_{in} = 6V$ , respectively. The load current changes from 0 to 500mA. The results show that the converter can recover to the present output voltage within  $5\mu$ s with overshoot and undershoot of less than 30mV. The excellent load transient response is due to sufficient phase margin and UGF, which result from using the proposed PZT-



Fig. 9 Simulated loop gain frequency response of  $T_{V}(s)$  in transistors level using Spectre



Fig. 10 Simulated load transient response in transistor level when  $V_{in} = 2.5V$ ,  $V_{out} = 1.8V$ ,  $I_{out}$  changes from 0 to 500mA, and di/dt is 500mA/ $\mu$ s



Fig. 11 Simulated load transient response in transistor level when  $V_{in} = 6V$ ,  $V_{out} = 1.8V$ ,  $I_{out}$  changes from 0 to 500mA, and di/dt is 500mA/ $\mu$ s

FC in the control-loop.

The simulated line transient response is shown in Fig. 12. The supply voltage  $V_{in}$  changes from 2.5 to 5V. The converter responds immediately and recovers the output voltage.

Comparisons of simulation results are summarized in Table 2. The loop gain of this work has



Fig. 12 Simulated line transient response in transistor level when  $I_{out} = 300$  mA and  $V_{in}$  changes from 2.5 to 4.5V

the largest UGF and the seemliest phase margin. Consequently, the dynamic response of the presented converter provides a setting time of only  $5\mu s$  and overshoots and undershoots of less than 30mV. The comparisons show that the design methods of the control loop and the proposed frequency compensation are beneficial for improving the performances of a current-mode buck converter.

### 5 Conclusion

A current-mode DC-DC buck converter with high stability is presented. The loop gain's expression of the current-mode converter is derived by

|                            | *                      |                        |                                  |
|----------------------------|------------------------|------------------------|----------------------------------|
|                            | Ref.[6]                | <b>Ref</b> .[10]       | This work                        |
| Technology                 | 0.5µm CMOS 1P3M        |                        | 0.5µm CMOS 2P2M                  |
| Converter style            | Current-mode boost     | Current-mode buck      | Current-mode buck                |
| Phase margin               | $\sim 60^{\circ}$      |                        | $60^{\circ}$ $\sim$ $72^{\circ}$ |
| UGF                        | $\sim 10 \mathrm{kHz}$ |                        | 150~180kHz                       |
| Setting time               | 250µs                  | $\sim 200 \mu s$       | 5µs                              |
| Overshoots and undershoots | 100mV                  | 70mV                   | 30mV                             |
| Changes of load current    | $0\sim 50$ mA          | 100~400mA              | $0\sim$ 500 mA                   |
| Switch frequency           | 1MHz                   | 1.4MHz                 | 1MHz                             |
| Load regulation            | $\sim 0.3 mV/mA$       | ~0.2mV/mA              | ~0.22mV/mA                       |
| Line regulation            | $\sim 17 mV/V$         | $\sim 5 \mathrm{mV/V}$ | $\sim 10 \mathrm{mV/V}$          |
| Filtering capacitor        | $33\mu F$ or $40\mu F$ | 100pF                  | $20\mu F$                        |
| Efficiency                 | 89%                    | 94%                    | 92%                              |

 Table 2
 Comparison of current-mode buck converters

employing an advanced model of a current-mode control converter. After analyzing the loop gain's expression, which illustrates the method of selecting suitable frequency compensation for the control-loop, a novel pole-zero tracking frequency compensation is proposed. Based on theoretical analysis, a DC-DC buck converter is designed with  $0.5\mu$ m-CMOS technology. The simulated results reveal that the stability of the converter is independent of the load current and the input voltage. Moreover, the converter provides a full load transient response setting time of less than  $5\mu$ s and overshoots and undershoots of less than 30mV.

#### References

- [1] Lee C F, Mok P K T. A monolithic current-mode CMOS DC-DC converter with on-chip current-sensing technique. IEEE J Solid-State Circuits, 2004, 39(1):3
- [2] Kazimierczuk M K. Transfer function of current modulator in PWM converters with current-mode control. IEEE Trans

Circuits Syst I: Fund Theory Appl, 2000, 47(9): 1407

- [3] Ridley R B. A new, continuous-time model for current-mode control. IEEE Trans Power Electron, 1991,8(2):271
- Garcerá G, Figueres E, Pascual M, et al. Analysis and design of a robust average current mode control loop for parallel buck DC-DC converters to reduce line and load disturbance. IEEE Proc-Electr Power Appl,2004,151(4);414
- [5] Garcerá G, Pascual M, Figueres E. Robust average current mode control of DC-DCPWM converters based on a three controller scheme. Proc IEEE ISIE, 1999;596
- [6] Ma D, Ki W H, Tsui C Y, et al. Single-inductor multiple-output switching converters with time-multiplexing control in discontinuous conduction mode. IEEE J Solid-State Circuits, 2003,38(1):89
- [7] Vorpérian V. Simplified analysis of PWM converters using the PWM switch, Part I : continuous conduction mode, Part
   [I]: discontinuous conduction mode. IEEE Trans Aerosp Electron Syst, 1990, AES-26;490
- Stratakos A J, Sanders S R, Brodersen R W. A low-voltage CMOS DC-DC converter for a portable battery-operated system. Proc IEEE Power Electronics Specialists Conf, 1994: 619
- [9] Kwok K C, Mok P K T. Pole-zero tracking frequency compensation for low dropout regulator. IEEE International

Symposium on Circuits and Systems, 2002, 4:735 [10] Datasheets R T.3 channel DC/DC converters ic with highefficiency step-up and step-down. http://www.richtek.com,Mar,2005

# 具有快速动态响应的高稳定性电流型降压 DC-DC 转换器

陈东坡\* 何乐年 严晓浪

(浙江大学超大规模集成电路研究所,杭州 310027)

**摘要:**提出了一种高稳定性的电流型 DC-DC 转换器.首先应用一种新型的电流型转换器的模型推导了控制环路 的增益表达式,在分析其环路增益的基础上,提出了一种新颖的控制环路频率补偿的方法,从而使转换器的稳定性 不受负载电流和电源电压变化的影响.其次应用这种新的频率补偿方法,使用 0.5μm-CMOS 工艺设计了一种电流 模式的降压型转换器.仿真结果表明,该稳压器具有高度的稳定特性,其稳定性与负载和电源电压无关.并且由于 这种新的频率补偿为环路提供了极高的带宽,所以该转换器具有优异的动态响应.其提供的全负载瞬态响应的建 立时间小于 5μs,过冲电压小于 30mV.

关键词: DC-DC转换器;电流模式;频率补偿;电源管理
EEACC: 1205; 1210
中图分类号: TN401 文献标识码: A 文章编号: 0253-4177(2006)10-1742-08

<sup>\*</sup> 通信作者.Email:chendp@vlsi.zju.edu.cn 2006-03-20 收到,2006-05-16 定稿