# Concept and Design of a Novel High-Bandwidth, High-Sensitivity Differential Receiver for Optical Interconnections\* Yu Changliang, Mao Luhong<sup>†</sup>, Song Ruiliang, and Xiao Xindong (School of Electronic Information Engineering, Tianjin University, Tianjin 300072, China) Abstract: A novel high-bandwidth, high-sensitivity differential optical receiver without any additional cost compared to general optical receivers, is proposed for high-speed optical communications and interconnections. High bandwidth and high sensitivity are achieved through a fully differential transimpedance amplifier with balanced input loads and two photodetectors to convert the incident light into a pair of differential photogenerated currents, respectively. In addition, a corresponding 0. $35\mu$ m standard CMOS optoelectronic integrated receiver with two $60\mu$ m $\times$ $30\mu$ m, 1. 483pF fingered p<sup>+</sup>/n-well/p-substrate photodiodes is also presented. The simulation results demonstrate that it achieves a 1. 37GHz bandwidth and a 81. 9dB $\Omega$ transimpedance gain, supporting data rates up to at least 2Gbit/s. The device consumes a core area of 0. 198mm² and the optical sensitivity is at least -13dBm for a $10^{-12}$ bit error rate under a $2^{15}$ – 1 PRBS input signal. Key words: high-bandwidth; high-sensitivity; CMOS; optical receiver **EEACC**: 1205 **PACC**: 4230Q #### 1 Introduction Differential optical receivers are commonly applied in high-speed fiber communications because of their high immunity to common-node noises and their high stability. Progress has also been made recently based on CMOS processes. References<sup>[1~3]</sup> have reported several high-speed CMOS differential optical receivers, some of which achieve a 3. 125Gb/s data rate. However, all of these receivers are either hybrid-integrated<sup>[1,2]</sup> or inapplicable<sup>[3]</sup> because of the poor responsivity of standard CMOS photodetectors and the tradeoff limitation between the sensitivity and the bandwidth. To solve these issues, the concept of a novel high-bandwidth, high-sensitivity differential optical receiver is proposed based on general differential optical receivers. A corresponding differential optoelectronic integrated receiver is also presented in an unmodified Chartered 0.35 $\mu$ m standard analog CMOS 2P4M, 3.3V process. ### 2 Concept of a novel differential optical receiver In this section, a method for improving the bandwidth of a single-beam differential transimpedance amplifier (TIA) is introduced. Then, a novel method of doubling a single-beam differential optical receiver's sensitivity is proposed. Combining these two methods, a high-bandwidth, high-sensitivity differential optical receiver is acquired. #### 2.1 High bandwidth design of differential TIAs In the high-frequency domain, differential amplifiers are commonly used for overcoming instability caused by supply variations and parasitic inductors' effect of bonding wires<sup>[4]</sup>. In addition, a differential amplifier can also achieve a cut-off frequency twice as high as a single-input, single-ended amplifier<sup>[5]</sup>. A doubling of bandwidth could be achieved if the two input loads of a conventional single-beam differential TIA are balanced, which could be implemented by adding a dummy capacitor<sup>[2]</sup> or a shaded detector<sup>[3]</sup>, or by applying a spatially modulated photo-detector<sup>[1,6]</sup>. Figure 1(a) is a differential TIA with balanced input loads proposed to acquire high bandwidth, where $C_{\rm dl}$ is a dummy capacitor added for input load balancing. The capacitance of $C_{\rm dl}$ is equal to the pnjunction capacitance of the $40\mu{\rm m}\times40\mu{\rm m}$ , 1. 313pF p<sup>+</sup>/n-well photodiode D1, supplied in a Chartered 0. 35 $\mu{\rm m}$ standard analog CMOS 2P4M,3. 3V process. In the circuit design, nMOS transistors are applied here to replace load resistors for stable performance <sup>\*</sup> Project supported by the National Natural Science Foundation of China (Nos. 60536030, 60676038) and the Tianjin Natural Science Foundation (No. 06YFJZJC00200) <sup>†</sup> Corresponding author. Email: yuchl@tju.edu.cn Fig. 1 A differential TIA with balanced input loads (a) Schematic; (b) Frequency response because of the resistors' poor precision. Figure 1(b) is the simulated frequency response characteristic acquired by a Cadence Spectre Simulator with the Chartered $0.35\mu m$ standard analog CMOS 2P4M, 3.3V process model library, where $[V(\text{out1})-V(\text{out2})]_{\text{asym}}$ and $[V(\text{out1})-V(\text{out2})]_{\text{sym}}$ are the results without and with the dummy capacitor $C_{\text{dl}}$ , respectively. The differential TIA has a great improvement in bandwidth, from 105 MHz to 2.42 GHz. ### 2. 2 Circuit architecture of a novel differential optical receiver Though differential TIAs with balanced input loads could double the bandwidth, the branches for input loads balancing do not contribute to incident light sensing<sup>[1,3,6]</sup>. To improve optical sensitivity, a novel fully differential TIA is proposed in Fig. 2(a). The biggest distinction of this TIA is that a dummy capacitor or a shaded photodiode for input loads balancing in a conventional differential TIA is replaced with an illuminated photodiode, that is, two completely identical illuminated photodiodes are applied here to convert the incident light into a pair of differential photogenerated currents. To maintain balanced input loads, D1 and D2 should be designed with the same size and work at the same reverse bias. Thus, DC operating voltages at the differential TIA's two input nodes should both be $V_{\rm DD}/2$ . When the receiver works, the photo-currents generated by D1 and D2 will be approximately equal to $i_{\rm photo}$ , but with opposite current directions. It acts like there is a current source $i_{\rm photo}$ between the two input ports of the differential TIA. Consequently, the total input photo-current is $2i_{\rm photo}$ , twice that of a conventional differential TIA, and the doubling of sensitivity is achieved. Figure 2(a) is the circuit architecture of the novel high-bandwidth, high-sensitivity differential optical receiver proposed in this paper. The TIA is the aforementioned fully differential transimpedance amplifier, the LMA is comprised of several stages of a fully differential amplifier, and the DFSO is a differential to single-ended output buffer. Another prominent advantage of the differential optical receiver is that no additional fiber is needed and no extra cost is produced compared to conventional single-beam differential receivers. Taking the example of fingered $p^+/n$ -well/p-substrate photodiodes<sup>[7]</sup>, the two photodiodes could be placed side by side as in Fig. 2(b). Therefore, they can acquire incident lights from only one fiber simultaneously. Fig. 2 A novel high-bandwidth, high-sensitivity differential optical receiver (a) Circuit diagram; (b) Layout of the two illuminated photo-detectors Fig. 3 A standard CMOS implementation of the novel differential optical receiver ## 3 Design of a standard CMOS optoelectronic integrated receiver Most back-end digital processing cells in fiber communication systems have been implemented in standard CMOS processes. However, no applicable standard CMOS optical receivers have been reported yet. In this section, a high-bandwidth, high-sensitivity CMOS differential optoelectronic integrated receiver is presented, which shows a great potential for commercial applications. #### 3.1 Circuit design Figure 3 is a standard CMOS integration example of the receiver shown in Fig. 2 (a) in a Chartered 0. 35μm standard analog CMOS 2P4M, 3. 3V process on p-type substrate. In the design, two $60\mu \text{m} \times 30\mu \text{m}$ , 1. 483pF fingered p<sup>+</sup>/n-well/p-substrate photodiodes<sup>[7]</sup>, D1 and D2, sense 850nm incident light signals. The photodiode is fully compatible with standard CMOS processes, where the n-well region of the photodiode and the n-well (substrate) regions of pMOS transistors are fabricated simultaneously. The fingered p<sup>+</sup> region and the p<sup>+</sup> guard ring of the photodiode and the p+ (source and drain) regions of pMOS transistors are fabricated simultaneously. The pn-junction capacitance of the photodiode is acquired by layout extraction. The LMA is composed of three low-gain, high-bandwidth fully differential amplifiers. Except the TIA, LMA, and DFSO, an additional BIAS stage is also needed to supply a bias current for the whole chip. For bandwidth enhancement, folded active inductors [7] are also used, such as $R_0$ and M3, $R_1$ and $M4\,,R_{\scriptscriptstyle 2}$ and $M8\,,R_{\scriptscriptstyle 3}$ and $M9\,,R_{\scriptscriptstyle 4}$ and $M13\,,and$ $R_{\scriptscriptstyle 5}$ and M14. In the high-frequency domain above gigahertz, it is significant to take parasitic inductors of bonding wires into consideration. Usually, a 1mm bonding wire will produce about a 1nH parasitic inductor [8]. Therefore, the circuit model of a bonding wire can be equivalent to the series of a 1nH inductor and a $50 m\Omega$ resistor (large enough for a bonding wire's resistance), shown in Fig. 3. Excluding the parasitic inductors, the circuit model of the oscilloscope / probe system [5] is also considered in the design. #### 3.2 Simulated performance Figures 4 and 5 are the simulated results acquired by a cadence spectre simulator with the Chartered 0.35 $\mu$ m standard analog CMOS 2P4M, 3.3V process Fig. 4 Simulated characteristics (a) Frequency response and noise characteristics of the optical receiver; (b) Frequency response of the DFSO Fig. 5 Simulated eye diagrams under a $2^{15}$ – 1 PRBS input signal (a) 2Gb/s without parasitic inductors; (b) 2Gb/s with parasitic inductors model library. Figure 4(a) is the corresponding frequency response and noise characteristic of the receiver shown in Fig. 3. Curves a and b are the characteristics of the output voltage V(out) versus frequency with bonding wires and without bonding wires, respectively. Curves c and d are the characteristics of the differential voltage V(out1)-V(out2) versus frequency with bonding wires and the total equivalent input integral noise current, respectively. A 1.37GHz -3dB frequency and a 81.9dBΩ transimpedance gain are achieved. Comparing curve a with b, the parasitic inductors of bonding wires contribute to a several hundred megahertz reduction in the -3dB frequency. Curve c indicates that a 2GHz bandwidth could be obtained if the -3dB frequencies of the LMA and the DFSO are enhanced to about 10GHz, meaning that smaller gate length processes should be applied. In addition, curve d demonstrates that the total equivalent input integral noise current of the chip is about $0.27\mu A$ from zero to - 3dB frequency, and a - 13dBm sensitivity can be achieved under the limitation of a $10^{-12}$ bit error rate for $60\mu m \times 30\mu m$ fingered p<sup>+</sup>/n-well/p-substrate photodiodes, the responsivity of which is about $0.0378A/W^{\text{[7]}}$ (the calculation of optical sensitivity is described in Ref. [9]). Generally, the bandwidth of a typical DSC (differential to single-ended conversion) is only several hundred megahertz because of its high output resistance. To extend the bandwidth, a new DFSO is designed, shown in Fig. 3, where two pMOS diodes are added in parallel with the two pMOS loads to reduce the output resistance greatly. Figure 4(b) is the simulated frequency response of the DFSO and the corresponding conventional DSC without pMOS diodes. The bandwidth has been greatly improved, from 510MHz to 1.68GHz. Figures 5(a) and 5(b) are simulated output eye diagrams under a $2^{15}$ – 1 PRBS input signal, where the intensity of the photodiode's photogenerated current is assumed to be $3\mu A$ (the experiment photogenerated current of a $40\mu m \times 40\mu m$ fingered p<sup>+</sup>/n-well/p-substrate photodiode under a – 11dBm or 79. $4\mu W$ incident optic power is $3\mu A^{[7]}$ ). The figures show that the output voltage signal amplitude is about 90mV, and the receiver can achieve at least a 2Gb/s data rate. #### 3.3 Chip layout Figure 6 is the entire chip layout of the receiver, shown in Fig. 3, in the Chartered 0. $35\mu m$ standard analog CMOS 2P4M, 3. 3V process. The core area is about 0. $198mm^2$ and the total chip size with pads is about $1285\mu m \times 303\mu m$ . #### 4 Conclusion A novel high-bandwidth, high-sensitivity differential optical receiver is proposed, and a corresponding optoelectronic integrated receiver is also presented in a Chartered 0.35 $\mu m$ standard analog CMOS 2P4M,3.3V process. In the receiver, two completely identical photodetectors are used to double the bandwidth and the sensitivity simultaneously. They are also integrated into a single layout cell to acquire incident light from the same fiber for cost reduction. In addition, a high-bandwidth differential to single-ended output buffer is also designed. Fig. 6 Chip layout #### References - [ 1 ] Apsel A, Fu Z. A 2. 5 milliwatt SOS CMOS receiver for optical interconnect. Proceedings of the International Symposium on Circuits and Systems, 2004, 5:588 - [2] Tang Wei, Plant D V. A 3. 125-Gbit/s parallel optical receiver in 0. 13-µm CMOS with direct crosstalk power penalty measurement capability. IEEE Trans Circuits Syst II, 2006, 53(12):1426 - [3] GrÖzing M. Jutzi M. Nanz W. et al. A 2Gbit/s 0. 18µm CMOS front-end amplifier for integrated differential photodiodes. Topical Meeting on Silicon Monolithic Integrated Circuits in RF Systems, 2006;361 - [4] Razavi B. Design of integrated circuits for optical communications. The McGraw-Hill Companies, 2003 - [5] Lee T H. The design of CMOS radio-frequency integrated cir- - cuits. 2nd ed. Cambridge: Cambridge University Press, 2004 - [6] Kuijk M, Coppée D, Vounckx R. Spatially modulated light detector in CMOS with sense-amplifier receiver operating at 180Mb/s for optical data link applications and parallel optical interconnects between chips. IEEE J Sel Topics Quantum Electron, 1998, 4(6): - [7] Yu Changliang, Mao Luhong, Song Ruiliang, et al. Design and implementation of an optoelectronic integrated receiver in standard CMOS process. Chinese Journal of Semiconductors, 2007, 28(8): 1198 - [8] Rogers J. Plett C. Radio frequency integrated circuit design. Boston, London; Artech House, 2003 - [ 9 ] Das M B.Chen J W.John E. Designing optoelectronic integrated circuit (OEIC) receivers for high sensitivity and maximally flat frequency response. IEEE J Lightwave Technology, 1995, 13(9): 1876 #### 可应用于光互连的新型高带宽、高灵敏度差分光接收机的概念提出与设计\* 余长亮 毛陆虹 宋瑞良 肖新东 (天津大学电子信息工程学院,天津 300072) 摘要:提出了一种可应用于高速光通信和光互连的新型高带宽、高灵敏度差分光接收机.其中,高带宽和高灵敏度分别通过输入负载平衡的全差分跨阻前置放大器和将入射光信号转换成一对差分光生电流信号的两个光电探测器来实现.与常用光接收机相比,这种新型光接收机无任何附加成本.设计了一种相应的、与 0.35 $\mu$ m 标准 CMOS 工艺完全兼容的光电集成接收机.其中,光电探测器采用面积为 $60\mu$ m×30 $\mu$ m、结电容为 1.483pF 的插指型 p<sup>+</sup>/n-well/p-substrate 光电二极管.仿真结果表明:该光电集成接收机的带宽为 1.37GHz;跨阻增益为 81.9dB $\Omega$ ;面积为 0.198mm²;数据传输率至少可达 2Gb/s;对于 $2^{15}$ – 1 位的输入伪随机码序列(PRBS),在误码率为 $10^{-12}$ 条件下,灵敏度至少可达 – 13dBm. 关键词: 高带宽; 高灵敏度; CMOS; 光接收机 **EEACC:** 1205 PACC: 4230Q 中图分类号: TN432 文献标识码: A 文章编号: 0253-4177(2008)05-0903-05