### Temperature and Process Variations Aware Dual Threshold Voltage Footed Domino Circuits Leakage Management\* Gong Na<sup>1,†</sup>, Wang Jinhui<sup>2</sup>, Guo Baozeng<sup>1</sup>, and Pang Jiao<sup>1</sup> (1 College of Electronic and Informational Engineering, Hebei University, Baoding 071002, China) (2 VLSI & System Laboratory, Beijing University of Technology, Beijing 100124, China) Abstract: Considering the effect of temperature and process variations, the inputs and clock signals combination sleep state dependent leakage current characteristics is analyzed and the optimal sleep state is examined in sub-65nm dual threshold voltage ( $V_t$ ) footed domino circuits. HSPICE simulations based on 65nm and 45nm BSIM4 models show that the proposed CLIL state (the clock signal and inputs are all low) is the optimal state to reduce the leakage current of the high fan-in footed domino circuits at high temperature and almost all footed domino circuits at room temperature, as compared to the conventional CHIL state (the clock signal is high and inputs are all low) and the CHIH state (the clock signal and inputs are all high). Further, the influence of the process variations on the leakage current characteristics of the dual $V_t$ footed domino circuits is evaluated. At last, temperature and process variation aware new low leakage current setup guidelines are provided. Key words: footed domino circuit; dual threshold voltage; leakage current; process variation **EEACC:** 1130B; 1265 ### 1 Introduction As the technology scales down below 65nm node, excess leakage current and variation are two of the most challenging obstacles for IC design<sup>[1,2]</sup>. With aggressive device scaling, the threshold voltage ( $V_{\rm t}$ ) scaling accompanies with the exponential increase in the sub-threshold leakage current $(I_{sub})$ , which is a concern for both power consumption and noise immunity. Another challenge for technology scaling is to cope with the variation in the presence of increasing temperature and process variations. Temperature can vary significantly from one die area to another due to the unbalanced utilization and diversity of circuitry at different sections of an integrated circuit and environmental temperature fluctuations[3], thereby posing great impact on the leakage current. In addition, process variations, which are introduced during chip device fabrication steps, also have a significant effect on the leakage current $[4^{-6}]$ . As a common logic in high speed-performance chip design, domino circuits (dominos) can be classified into footed dominos and footless dominos $[7^{-9}]$ . The footed dominos have better robust characteristics because the footer isolates the pull-down network (PDN) from ground. And the footless dominos re- duce both the circuit evaluation delay and the power consumption by omitting the footer. However, both footed and footless dominos consume more leakage power compared to the static logic. To tackle the high $I_{\text{sub}}$ problem of dominos, many circuit level approaches have been proposed including transistors stack effect<sup>[10]</sup>, body-bias control<sup>[11]</sup>, input vector control<sup>[12]</sup>, dual $V_t$ CMOS<sup>[13]</sup>, and so on. The dual $V_t$ CMOS technique proposed in Ref. [13] is shown to be especially efficient for dominos due to this circuit logic has the fixed transition directions. The dual $V_t$ footless domino technique<sup>[13]</sup> is realized by assigning low $V_{\rm t}$ devices in the evaluation path while high $V_{\rm t}$ devices are used in the precharge path of the circuits. Kao et al. [13] indicated that a high clock signal with high inputs (CHIH) is preferable to reduce $I_{\text{sub}}$ of a sleep dual $V_{\text{t}}$ footless domino gate. Based on Kao's found, previous works in the area of footed dominos also adopt the CHIH state to reduce the leakage current of sleep circuits. These include the NMOS-sleep dominos<sup>[14]</sup>, the sleep dominos<sup>[15]</sup>, the low swing low power dominos<sup>[16]</sup>, and so on. Nevertheless, the CHIH sleep state produces great gate leakage current ( $I_{\rm gate}$ ) through the PDN transistors in both footed and footless dominos. In fact, $I_{\rm gate}$ increases exponentially with the scaling of the oxide thickness ( $t_{\rm ox}$ ). 2003 International Tech- <sup>\*</sup> Project supported by the 2008 Science and Research Foundation of Hebei Education Department (No. 2008308) nology Roadmap for Semiconductors (ITRS) predicts that oxide thickness will decrease from 1. 3nm for the 65nm generation to 0. 9nm for $35 \, \mathrm{nm}^{[1]}$ . With such thin $t_{\mathrm{ox}}$ , accordingly, $I_{\mathrm{gate}}$ is becoming a significant contributor to the total leakage current as CMOS process advances to sub-65nm regime. More recently, comprehensive analysis of the total leakage including $I_{\rm sub}$ and $I_{\rm gate}$ of footless dominos was carried out by Liu $et~al.^{\rm [17]}$ . Considering the impact of $I_{\rm gate}$ on the total leakage current, the study indicates that a high clock signal with low inputs sleep state (CHIL) is preferable in dual $V_{\rm t}$ footless dominos, particularly at low sleep temperature. However, for footed dominos with CHIL sleep state, the PDN exhibits great $I_{\rm sub}$ and the footer is in the maximum $I_{\rm gate}$ state. Thus, the CHIL sleep state does not solve the leakage current problem completely. In this paper, we study the sources of leakage current in dual $V_{\rm t}$ footed dominos under temperature and process variations and propose the state with low clock signal and inputs (CLIL) to optimize the total leakage current. In addition, the robustness of dual $V_{\rm t}$ footed dominos with different sleep states to the process variations is studied and temperature and process variation aware new low leakage current setup guidelines are provided. ## 2 Temperature and process fluctuations induced MOSFET leakage current variation ## 2.1 Leakage current characteristics under temperature fluctuations In this section, the impact of temperature fluctuations on the leakage current produced by a MOSFET is identified utilizing BSIM4 MOSFET current equations. $I_{\rm sub}$ and $I_{\rm gate}$ of a MOSFET are [18~20] $$I_{\text{sub}} = u_{\text{eff}} \frac{W_{\text{eff}}}{L_{\text{eff}}} \sqrt{\frac{q\varepsilon_{\text{si}}N_{\text{ch}}}{2\Phi_{\text{s}}}} V_{\text{T}}^{2} \exp\left(\frac{V_{\text{gs}} - V_{\text{t}}}{nV_{\text{T}}}\right) \times \left[1 - \exp\left(-\frac{V_{\text{ds}}}{V_{\text{T}}}\right)\right]$$ (1) $$I_{\text{gate}} = W_{\text{eff}} L_{\text{eff}} A_{\text{g}} \left( \frac{V_{\text{dd}}}{t_{\text{ox}}} \right)^{2} \exp \left\{ \frac{-B_{\text{g}} \left[ 1 - \left( 1 - \frac{V_{\text{dd}}}{\Phi_{\text{ox}}} \right)^{\frac{3}{2}} \right]}{V_{\text{dd}} / t_{\text{ox}}} \right\}$$ (2) where $u_{\rm eff}$ , $W_{\rm eff}$ , $L_{\rm eff}$ , $V_{\rm T}$ , $\varepsilon_{\rm si}$ , $N_{\rm ch}$ , $\Phi_{\rm s}$ , n, $\Phi_{\rm ox}$ , $A_{\rm g}$ , and $B_{\rm g}$ are effective carrier mobility, effective channel width, effective channel length, thermal voltage, permittivity of silicon, effective channel doping, surface potential, subthreshold swing, barrier height of the tunneling electron and process concerned physical parameters, respectively. And $V_{\rm t}$ and $u_{\rm eff}$ are given $bv^{[19]}$ : NMOS: $$V_{t}(T) = V_{t}(T_{0}) + \left(KT1 + \frac{KT1L}{L_{eff}} + V_{bseff}KT2\right) \times \left(\frac{T}{T_{0}} - 1\right)$$ (3) PMOS: $$V_{t}(T) = V_{t}(T_{0}) - \left(KT1 + \frac{KT1L}{L_{eff}} + V_{bseff}KT2\right) \times \left(\frac{T}{T_{0}} - 1\right)$$ $$u_{eff}(T) = \left[U_{0}\left(\frac{T}{T_{0}}\right)^{U_{te}}\right] \left\{1 + \left(\frac{V_{gsteff} + 2V_{t}(T)}{T_{OXE}}\right)^{2} \times U_{b}(T) + \left(U_{c}(T)V_{bseff} + U_{a}(T)\right) \left(\frac{V_{gsteff} + 2V_{t}(T)}{T_{OXE}}\right)\right\}^{-1}$$ (5) where KT1, KT1L, KT2, $V_{\text{bseff}}$ , $U_{\text{0}}$ , $U_{\text{te}}$ , $T_{\text{OXE}}$ , $U_{\text{a}}$ , $U_{\rm b}$ , $U_{\rm c}$ , $T_{\rm 0}$ and T are the temperature coefficient for threshold voltage, channel length dependence of the temperature coefficient for threshold voltage, bodybias coefficient of threshold voltage temperature effect, effective substrate bias voltage, mobility at the reference temperature, mobility temperature exponent, electrical gate-oxide thickness, first order mobility degradation coefficient, second order mobility degradation coefficient, body effect of mobility degradation coefficient, reference temperature, and the operating temperature, respectively. KT1, KT1L and KT2 are constant empirical parameters while $U_a$ , $U_{\rm b}$ and $U_{\rm c}$ are temperature dependent. These model parameter coefficients that determine the temperature fluctuation induced MOSFET leakage current variation in 65nm and 45nm CMOS technologies are listed in Table 1. Based on these equations, we can see that as the temperature increases, $I_{\rm sub}$ increases significantly due to the reduction of $V_{\rm t}$ , but $I_{\rm gate}$ is almost insensitive to temperature. As also can be obtained, both $I_{\rm sub}$ and $I_{\rm gate}$ would increase with the upsizing of transistors. Figure 1 shows $I_{\rm sub}$ and $I_{\rm gate}$ for a 65nm NMOS device with minimum length as a function of temperature and W/L and it is clear that the simulation results match well with the analytical results. Table 1 Temperature parameter coefficients in BSIM4 models | Model | 651 | nm | 45nm | | | |--------------------|------------------------|------------------------|-------------------|----------------------|--| | parameter | PMOS | NMOS | PMOS | NMOS | | | KT1 | -0.11 | -0.11 | -0.34 | -0.37 | | | KT1L | 0 | 0 | 0 | 0 | | | KT2 | 0.022 | 0.022 | -0.052 | -0.042 | | | $U_{ m te}$ | -1.5 | -1.5 | -1.5 | -1.5 | | | $oldsymbol{U}_{a}$ | $4.31 \times 10^{-9}$ | $4.31 \times 10^{-9}$ | $-1\times10^{-9}$ | $1 \times 10^{-9}$ | | | $U_{\mathrm{b}}$ | $7.61\times10^{-18}$ | $7.61\times10^{-18}$ | $2\times10^{-18}$ | $-3.5\times10^{-19}$ | | | $U_{\mathrm{c}}$ | $-5.6 \times 10^{-11}$ | $-5.6 \times 10^{-11}$ | 0 | 0 | | Fig.1 $I_{\rm sub}$ and $I_{\rm gate}$ produced by a 65nm NMOS device with minimum gate length. Considering the impact of temperatures, in this paper, we examine the leakage current characteristics of dual $V_{\rm t}$ footed dominos at the upper and lower extremes of a typical temperature spectrum of high performance microprocessor dies: 110°C which is assumed that the sleep mode is short and the temperature keeps 110°C during the short sleep period and 25°C which is assumed that the sleep period is long and the sleep temperature has fallen to the room temperature. ### 2. 2 Leakage current characteristics under process fluctuations As the CMOS process advances to sub-65nm era, scaling has resulted in significant increase in the variations of the process parameters. The most important of these variations are the variations in the effective channel length ( $L_{\rm eff}$ ), channel doping concentration ( $N_{\rm ch}$ ), and $t_{\rm ox}$ . According to the ITRS $^{\text{[1]}}$ , the spread in $L_{\rm eff}$ and $t_{\rm ox}$ should taken to be: $$3\sigma L_{\text{eff}} \leqslant 10\%$$ (6) $$3\sigma t_{\text{ox}} \leqslant 10\%$$ (7) However, for sub-65nm technologies with $L_{\rm eff}$ much less than 65nm and $t_{\rm ox}$ no more than 1.3nm, the variations in $L_{\rm eff}$ and $t_{\rm ox}$ increase with the increasing difficulty in process controlling, which has significant effect on $I_{\rm sub}$ and $I_{\rm gate}$ due to their strong de- pendence on the two parameters. In addition to variations in $L_{\rm eff}$ and $t_{\rm ox}$ , there is a statistical random fluctuation of the number of dopants due to the discreteness of atoms. The statistical variation of the number of dopants N increases as N decreases with technology scaling, and thus translates into $I_{\rm sub}$ fluctuation<sup>[21]</sup>. It is clear that these different sources of physical variation largely affect leakage mechanism. Accordingly, when we study the leakage current characteristics of dual $V_t$ footed dominos, the effect of process variations is considered. ## 3 Leakage current analysis in dual $V_t$ footed dominos In this section, the leakage current conduction is analyzed firstly in the dual $V_{\rm t}$ footed dominos with different sleep state in detail. And in the second part the $I_{\rm sub}$ and $I_{\rm gate}$ analysis of a single transistor is presented. ### 3.1 Leakage current conduction in the dual $V_t$ footed dominos The leakage current conduction paths in the dual $V_{\rm t}$ footed dominos with different sleep states are identified. To make this discussion more clear, consider a typical 2-input dual $V_t$ footed domino AND gate with the conventional CHIH and CHIL states as shown in Fig. 2. It can be seen that there are multiple sources of $I_{\rm gate}$ in a dual $V_{\rm t}$ footed domino circuit, but this work aims to reduce $I_{\rm gate}$ through the PDN and the footer (PDNF). One reason for this is that the remaindings of dominos are PMOS and high $V_{\rm t}$ NMOS transistors, which all produce less $I_{\text{gate}}$ than the low V<sub>t</sub> NMOS transistors in the PDNF. Second, the remaindings of different logic dual $V_t$ footed dominos have the same structure, and yet the number of the PDNF is increased with the increasing of the fan-in. Thus, $I_{\rm gate}$ through the PDNF plays a crucial role in determining the total $I_{\rm gate}$ , especially in the high fan-in dominos. As illustrated in Fig. 2, when the footed dominos are in the conventional CHIH and CHIL states, its leakage current characteristics is similar to the footless conditions analyzed in Ref. [17]. The CHIH state turns off all of the high $V_{\rm t}$ transistors, suppressing $I_{\rm sub}$ . But the PDNF are all turned on and produce the greatest forward $I_{\rm gate}$ . To reduce $I_{\rm gate}$ , the CHIL state cuts off the NMOS transistors in the PDN, which produce reverse and edge reverse $I_{\rm gate}$ . But in this case, significant $I_{\rm sub}$ flows through the PDN. Further, in the CHIL state, the footer exhibits maximum forward $I_{\rm gate}$ due to the high clock signal, which im- Fig. 2 Variation of the $I_{\rm sub}$ and $I_{\rm gate}$ conduction paths with the two conventional sleep states in a 2-input dual $V_{\rm t}$ footed domino AND gate (The high $V_{\rm t}$ transistors are symbolically represented by a thick line in the channel region.) (a) CHIH; (b) CHIL poses a serious limitation to the leakage current reduction that can be provided by the dual $V_{\rm t}$ technique. Therefore, to suppress the leakage current effectively, we propose the sleep state with low clock signal and inputs (CLIL) as shown in Fig. 3. For the CLIL state, since all the transistors in the PDNF are turned off, reverse and edge reverse $I_{\rm gate}$ exist in the PDNF, which is smaller than those in the CHIH and CHIL states. Also, the off PDNF in series prevents $I_{\rm sub}$ from increasing greatly due to the stack effect<sup>[10]</sup>. Hence, the CLIL state suppresses $I_{\rm gate}$ greatly and produces middling $I_{\rm sub}$ , compared to the CHIH and CHIL states. Notice that, in general, the CHIH minimizes $I_{\rm sub}$ , the CLIL state leads to minimum $I_{\rm gate}$ , and the CHIL state has little its own predominance compared to the others. And between CHIH and CLIL states, which one is better for the total leakage current minimization is dependent on the relative contribution of $I_{\rm sub}$ and $I_{\rm gate}$ to the total leakage current. If $I_{\rm gate}$ is the highest source, the CLIL states are preferable; otherwise the CHIH state is the best choice. Fig. 3 Variation of the $I_{\rm sub}$ and $I_{\rm gate}$ conduction paths with the CLIL state in a 2-input dual $V_{\rm t}$ footed domino AND gate ### 3.2 $I_{\text{sub}}$ and $I_{\text{gate}}$ analysis of a single transistor In this part, the comparison of $I_{\rm sub}$ and $I_{\rm gate}$ of a single transistor is analyzed and the results are shown in Fig. 4. It is can be seen that $I_{\rm sub}$ produced by the low $V_{\rm t}$ transistors is the highest source of leakage current in sub-65nm technologies at $110^{\circ}{\rm C}$ . It is important to note that, for the 65nm technology at $110^{\circ}{\rm C}$ , the gap between $I_{\rm gate}$ and $I_{\rm sub}$ of the low $V_{\rm t}$ transistors is much narrower than that in the 45nm technology. At $25^{\circ}$ C, $I_{\rm gate}$ produced by low $V_{\rm t}$ NMOS transistors in the PDNF is the dominant source of the leakage current in sub-65nm technologies, as shown in Fig. 4. The opposite results at two typical sleep temperatures are attributed to the different dependence of $I_{\rm sub}$ and $I_{\rm gate}$ on the temperature, as discussed in Section 2. At low temperature, $I_{\rm gate}$ is the bigger contributor and it has a very weak dependence on temperature. And yet $I_{\rm sub}$ increases exponentially with the temperature increasing, therefore, it dominates the leakage current at high temperature. However, for a domino circuit composed of many transistors, the relative contribution of $I_{\rm sub}$ and $I_{\rm gate}$ also varies with the fanin, structure of the PDN<sup>[17]</sup>. It is shown that a quantitative analysis is needed to identify the optimum combination state of the inputs and clock signal with the minimum total leakage current at two typical sleep temperatures in sub-65nm era. # 4 Leakage current characteristics of dual $V_t$ footed dominos with different sleep states In the following experiments, the leakage cur- Fig. 4 Comparison of $I_{\rm sub}$ and $I_{\rm gate}$ of a single sub-65nm transistor at two typical sleep temperatures (N\_L:low $V_{\rm t}$ NMOS. N\_H: high $V_{\rm t}$ NMOS. P\_L: low $V_{\rm t}$ PMOS. P\_H: high $V_{\rm t}$ PMOS. $I_{\rm gate}$ \_R: reverse $I_{\rm gate}$ . $I_{\rm gate}$ \_F: forward $I_{\rm gate}$ ) (a) 110°C; (b) 25°C rent of sleep dual $V_{\rm t}$ footed dominos with different fan-in and PDN structure at two typical sleep temperatures is evaluated for CMOS 65nm and 45nm BSIM4 models<sup>[22]</sup>, respectively. All the parameters are listed in Table 2. The benchmark circuits are all sized to operate with a 1GHz clock at a worst case temperature of 110°C. To have a comparison, the transistors in each type dominos have the same physical size, respectively. #### 4.1 Leakage current at high temperature The leakage current of dual $V_{\rm t}$ footed dominos with three states at $110^{\circ}{\rm C}$ is shown in Fig. 5. As discussed above, $I_{\rm sub}$ produced by the low $V_{\rm t}$ transistors is the highest source of leakage current in sub-65nm technologies at $110^{\circ}{\rm C}$ . The CHIH state is, therefore, preferable to suppressing the total leakage current in Table 2 Process parameter | Parameter | 65 <b>nm</b> | 45nm | | |-----------------------------------------|--------------|----------------------------------|--| | $V_{ m DD}$ | 1 <b>V</b> | 0.8V | | | $L_{ m eff}$ | 65 <b>nm</b> | 45nm | | | $V_{\rm t}$ of high $V_{\rm t}$ devices | 0.35V/-0.35V | $0.35\mathbf{V}/-0.35\mathbf{V}$ | | | $V_{\rm t}$ of low $V_{\rm t}$ devices | 0.22V/-0.22V | $0.22\mathbf{V}/-0.22\mathbf{V}$ | | | HSPICE LEVEL | 54 | 54 | | Fig. 5 Comparison of the total leakage current of dual $V_{\rm t}$ footed dominos with three sleep states at 110°C. The leakage currents are all normalized to the total leakage current of corresponding gates with the CHIH state. the majority of dual $V_{\rm t}$ footed dominos as shown in Fig. 5. However, as the increasing of parallel PDN paths, $I_{\rm gate}$ rises and catches up with $I_{\rm sub}$ gradually. Thus, $I_{\rm gate}$ becomes the bigger contributor in high fanin wide dominos. For the MUX16 gate, therefore, the CLIL state minimizes the leakage current. Simulation results show a leakage improvement of upto 72% and 42% (MUX16) as compared to the CHIH state in 65nm and 45nm technology, respectively. Since for the 65nm technology the gap is much less than the 45nm technology, as mentioned before, $I_{\rm gate}$ is able to catch up with $I_{\rm sub}$ faster, therefore, the effectiveness of the CLIL state decreases with the technology scaling, as indicated in Fig. 5. #### 4. 2 Leakage current at low temperature The leakage current of dual $V_{\rm t}$ sleep footed dominos with three sleep states at 25°C is shown in Fig. 6. At 25°C, $I_{\rm gate}$ produced by the low $V_{\rm t}$ NMOS transistors in the PDNF is the dominant source of the leakage current in sub-65nm technologies (Fig. 4). Thus, unlike the previously published results, the CLIL state is preferable for minimizing the total leakage current in most dual $V_{\rm t}$ footed dominos except the OR2 gate (Table 3). As an example, a 65nm OR4 Fig. 6 Comparison of the total leakage current of dual $V_{\rm t}$ footed dominos with three sleep states at 25°C The leakage currents are all normalized to the total leakage current of corresponding gates with the CHIH state. gate would exhibit better leakage characteristics with CLIL state when the temperature is below 53°C as showed in Fig. 7. In addition, the effectiveness of the CLIL state will become enhancive with the increasing of the fan-in, reducing the total leakage current by up to 76% and 75% (MUX16) in 65nm and 45nm technology, respectively, when compared to the conventional CHIH state. Fig. 7 Leakage current produced by 65nm OR4 domino gate at different temperatures Fig. 8 Distribution of leakage current of MUX16 gate at two typical sleep temperatures ## 5 Leakage current characteristics of dual $V_t$ footed dominos under process variations To evaluate the impact of process variations in $L_{\rm gate}$ , $N_{\rm ch}$ , and $t_{\rm ox}$ on the leakage current of the dual $V_{\rm t}$ footed dominos with different sleep state, 1000 Monte Carlo simulations are done in 65nm CMOS technology. In the simulation, each parameter is assumed to follow Gaussian statistical distribution, with a three sigma $(3\sigma)$ variation of $10\%^{\lceil 17 \rceil}$ . Figure 8 shows the leakage current distribution curves of the MUX16 with three different sleep states at two typical sleep temperatures as an example. It can be seen that the distribution curves of the CHIH and CLIL states cross at 1.49 $\mu$ A and 1.12 $\mu$ A at high and low temperatures, respectively. At 110°C, 85% of the samples with the CLIL state produce leakage current lower than 1.49 $\mu$ A and the leakage current of 75% of the samples with the CHIH state is higher than 1. $49\mu$ A. Alternatively, 91% of the samples with the CLIL state produce leakage current lower than 1. $12\mu$ A and the leakage current of 83% of the samples with the CHIH state is higher than $1.12\mu$ A. These results indicates that the CLIL state are preferable to reducing the total leakage current in majority of the samples under process fluctuations at both high and low temperatures, which is similar to the analysis of the normal one. To better investigate the impact of the process variation on the leakage current variations of dual $V_{\rm t}$ footed dominos, we compare the parameter uncertainty (U) of dominos in different sleep states, which is listed in Table 3. Here U is given as the standard deviation (SD) of leakage divided by its average value, which is similar to the definition in Ref. [6]. | Table 3 | Average and leakage uncertainty of leakage current of dual $V_t$ dominos in 65nm CMOS technology at two typical sleep tem- | |-----------|----------------------------------------------------------------------------------------------------------------------------| | peratures | | | T | -4-4- | Average and leakage uncertainty (Average/U) of total leakage current (\(\mu\)A) | | | | | | |-------|-------------|---------------------------------------------------------------------------------|-------------|-------------|-------------|-------------|-------------| | | state — | AND2 | AND4 | OR2 | OR4 | OR8 | MUX16 | | 110°C | CHIH 0.401/ | 0.389 2.297/0.447 | 0.069/0.388 | 0.102/0.428 | 0.169/0.463 | 9.854/0.500 | | | | CHIL 0.790/ | 0.156 1.646/0.266 | 0.187/0.191 | 0.250/0.205 | 0.374/0.229 | 5.248/0.295 | | | | CL | IL 0.676/0.201 | 1.237/0.271 | 0.127/0.192 | 0.139/0.192 | 0.161/0.209 | 2.826/0.306 | | 25℃ | CHIH 0.353/ | 0.421 2.126/0.462 | 0.061/0.421 | 0.092/0.453 | 0.156/0.480 | 9.351/0.507 | | | | СН | IL 0.432/0.256 | 1.227/0.327 | 0.092/0.256 | 0.116/0.274 | 0.164/0.304 | 2.934/0.379 | | | CL | IL 0.338/0.265 | 0.854/0.359 | 0.065/0.251 | 0.075/0.252 | 0.097/0.280 | 2.195/0.373 | As implied by the results from Table 3, the CHIH state is highly susceptible to the manufacturing variations compared to the other two states. And between the CHIL and CLIL states, the former is more robust to process variations in AND type dual $V_{\rm t}$ footed dominos and the latter improves the robustness of OR type dual $V_{\rm t}$ footed dominos. This implies that, although the CHIH state and the CLIL state are more effective to reduce the leakage current, the CLIL state can optimize the leakage current under the temperature and process variations. #### 6 Conclusions This paper embarks on a comprehensive quantitative approach to leakage current analysis and optimization in sub-65nm dual $V_{\rm t}$ footed dominos under the effect of the temperature and process variations. It is shown that in the sub-65nm technology domain, with the increasing contribution of gate leakage current towards the total leakage current, the conventional CHIH and CHIL states are not adequate sleep setup for dual $V_{\rm t}$ footed dominos. Hence the CLIL state is advanced and the inputs and clock signals combination sleep state dependent total leakage current characteristics is examined and optimized. HSPICE simulations based on 65nm and 45nm BSIM4 models have been performed. It is observed that the conventional CHIL state is ineffective for lowering the leakage current and the CHIH state is only effective to suppress the leakage current at high temperature other than the high fan-in dominos. Another observation is that the CLIL state reduces the leakage current in high fan-in wide dominos and most of dominos at room temperature by up to 76% depending on technology and circuit structure, compared to the CHIH state. Finally, the leakage current characteristics of the dual $V_t$ footed dominos under the influence of process variations is assessed. It shows that the CHIH state is the most sensitive to the process variations and the CLIL state is the optimal low leakage setup considering both temperature and process variation simultaneously. ### References - [1] International Technology Roadmap for Semiconductors, 2003, http://public.itrs.net/ - [2] Chandorkar A N, Ragunandan C, Agashe P, et al. Impact of process variations on leakage power in CMOS circuits in nano era. Proceedings of ICSICT, 2006;1248 - [3] Kumar R, Kursun V. Voltage optimization for simultaneous energy efficiency and temperature variation resilience in CMOS circuits. Microelectronics Journal, 2007, 4(38): 583 - [4] Meng K, Joseph R. Process variation aware cache leakage management. Proceedings of ISLPED, 2006;262 - [5] Bhardwaj S, Cao Y, Vrudhula S. Statistical leakage minimization through joint selection of gate sizes, gate lengths and threshold voltage. Proceedings of the 2006 Conference on Asia South Pacific Design Automation, 2006;953 - [6] Tsai Y F, Vijaykrishnan N, Xie Y, et al. Influence of leakage reduction techniques on delay/leakage uncertainty. Proceedings of VLSI Design, 2005; 374 - [7] Mahmoodi-Meimand H, Roy K. A leakage-tolerant high fan-in dynamic circuit design style. Proceedings of IEEE International Systems-On-Chip Conference, 2003:117 - [8] Wang J S, Shieh S J, Yeh C, et al. Pseudo-footless CMOS Domino logic circuits for high-performance VLSI designs. Proceedings of the ISCAS, 2004;401 - [9] Kursun V, Friedman E G. Domino logic with variable threshold voltage keeper. IEEE Trans Very Large Scale Integr (VLSI) Syst, 2003, 11(6):1080 - [10] Heo S, Asanović K. Leakage-biased Domino circuits for dynamic fine-grain leakage reduction. 2002 Symposium on VLSI Circuits Digest, 2002;316 - [11] Keshavarzi A, Narendra S, Borkar S, et al. Technology scaling behavior of optimum reverse body bias for standby leakage power reduction in CMOS IC's. International Symposium Low Power Electronics and Design, 1999:252 - [12] Abdollahi A, Fallah F, Pedram M. Leakage current reduction in CMOS VLSI circuits by input vector control. IEEE Trans Very Large Scale Integr (VLSI) Syst, 2004, 12(2):140 - [13] Kao J T, Chandrakasan A P. Dual-threshold voltage techniques for low power digital circuits. IEEE J Solid-State Circuits, 2000, 35(7):1009 - [14] Yang G, Wang Z, Kang S. Leakage-proof domino circuit design for deep sub-100nm technologies. Proceedings of the IEEE International Conference on VLSI Design, 2004: 222 - [15] Kursun V, Friedman E G. Sleep switch dual threshold voltage domino logic with reduced standby leakage current. IEEE Trans Very Large Scale Integr (VLSI) Syst, 2004, 12(5): 485 - [16] Guo Baozeng, Gong Na, Wang Jinhui. Leakage-proof and high performance Domino circuit design for sub-70nm CMOS technologies. Chinese Journal of Semiconductors, 2006, 27(5):159 - [17] Liu Z, Kursun V. Leakage power characteristics of dynamic cr- - cuits in nanometer CMOS technologies. IEEE Trans Circuits Syst II, 2006, 53(8): 692 - [18] Wang Jinhui, Gong Na, Hou Ligang, et al. Charge self-compensation technology research for low power and high performance Domino circuits. Journal of Semiconductors, 2008, 29(7):1412 - [19] Xu Yongjun, Luo Zuying, Li Xiaowei, et al. Leakage current estimation of CMOS circuit with stack effect. Journal Computer Science and Technology, 2004, 19(5):708 - [20] Wang Jinhui, Gong Na, Feng Shoubo, et al. A novel p-type Domino AND gate design in sub-65nm CMOS technologies. Chinese Journal of Semiconductors, 2007, 28(11):1818 - [21] Anis M, Aburahma M H. Leakage current variability in nanometer technologies. IEEE International Workshop System-on-Chip for Real-Time Applications (IWSOC), 2005: 60 - [22] Predictive Technology Model (PTM), http://www.eas.asu. edu/ $\sim$ ptm ### 温度和工艺参数浮动下双阈值 footed 多米诺电路的漏电流特性\* 宫 娜1, 并 汪金辉 郭宝增 床 娇1 (1 河北大学电子信息工程学院,保定 071002) (2 北京工业大学集成电路与系统研究室,北京 100124) 摘要:考虑到温度和工艺参数浮动的影响,对休眠双阈值 footed 多米诺电路的漏电流特性进行了系统的量化研究和比较,得到了不同温度下的最佳休眠状态.基于 65 和 45nm BSIM4 模型的 HSPICE 仿真表明:与业已提出的 CHIL(时钟为高,输入均为低电平)状态和 CHIH(时钟和输入均为高电平)状态相比,本文提出的 CLIL(时钟和输入均为低电平)状态更有利于减小低温下电路的漏电流和高温下的多扇入电路的漏电流.而且,分析了工艺参数的浮动对双阈值 footed 多米诺电路的漏电流特性的影响,并给出了温度和工艺参数浮动下,双阈值 footed 多米诺电路漏电流最小的休眠状态. 关键词: footed 多米诺;双阈值;漏电流;工艺参数浮动 **EEACC:** 1130B; 1265 中图分类号: TN4 文献标识码: A 文章编号: 0253-4177(2008)12-2364-08 <sup>\*</sup>河北省教育厅 2008 年科学研究计划资助项目(批准号:2008308) <sup>†</sup>通信作者.Email:gongna\_china@yahoo.com.cn 2008-07-09 收到