# A 540- $\mu$ W digital pre-amplifier with 88-dB dynamic range for electret microphones

Liu Yan(刘岩)<sup>1,†</sup>, Hua Siliang(华斯亮)<sup>1,2</sup>, Wang Donghui(王东辉)<sup>1</sup>, and Hou Chaohuan(侯朝焕)<sup>1</sup>

(1 Institute of Acoustics, Chinese Academy of Sciences, Beijing 100190, China)

(2 Graduate University of the Chinese Academy of Sciences, Beijing 100049, China)

**Abstract:** We design a digital pre-amplifier which can be directly connected to an electret microphone. The amplifier can convert analog signals into digital signals, has a wide voltage swing and low power consumption, as is required in portable applications. Measurement results show that the dynamic range of the digital pre-amplifier reaches 88 dB, the equivalent input referred noise is 5  $\mu$ Vrms, the typical power consumption is 540  $\mu$ W, and in standby mode the current does not exceed 10  $\mu$ A. Compared with an analog microphone, an electret microphone with digital pre-amplifier offers a better SNR, higher integration, lower power consumption, and higher immunity to system noise.

Key words: digital microphones; CT integrator; LDO; electret microphone DOI: 10.1088/1674-4926/30/5/055004 EEACC: 1265H; 6130

# 1. Introduction

A microphone is a useful device to convert an audio signal into an electrical signal. A conventional microphone is based on analog techniques. The audio signal is amplified, modulated or composed by a series of analog devices. In most cases, the analog electrical signal is converted into a digital signal via an analog-to-digital converter (ADC). Due to its low immunity to noise, analog signals are easily influenced by radio frequency (RF) and electromagnetic interference (EMI) on the transfer path. Thus, in order to guarantee a good signal quality, additional efforts, which involve cost, physical space and time, have to be made.

Nowadays, people desire more advanced audio communication experiences. However, for analog microphones, it is difficult to satisfy this demand. In this paper, a digital preamplifier for electret microphones is designed. It can convert analog signals into digital signals, has a wide voltage swing and low power consumption as is required in portable applications. The digital pre-amplifier meets the requirements of a new generation of advanced audio systems, offers higher integration, stronger immunity to system noise, lower power consumption and design cost.

#### 2. Digital pre-amplifier architecture

Our digital pre-amplifier uses a single chip that integrates all stages necessary to convert the microphone output to digital code. Figures 1(a) and 1(b) show the conventional audio transfer path and the audio path using a digital pre-amplifier, respectively.

In the conventional audio transfer path, noise from RF and EMI in each stage affects the audio signal. This is especially true for the buffer and the programmable gain amplifier (PGA) stages. In these stages, the noise influences an analog signal that has a very low noise immunity. As a consequence, the quality of the audio signal will be affected.

The digital pre-amplifier presented in this paper is a new technology targeting at solving the above-mentioned disadvantages. This design does not simply put the buffer, the PGA, and the ADC together onto one chip, but it also simplifies and integrates their functions. The overall digital pre-amplifier architecture is shown in Fig. 2.



Fig. 1. (a) Conventional audio signal transfer path; (b) Signal transfer path with a digital pre-amplifier.



Fig. 2. Digital pre-amplifier architecture.

† Corresponding author. Email: liuyan@mail.ioa.ac.cn

© 2009 Chinese Institute of Electronics

Received 26 September 2008, revised manuscript received 1 December 2008



Fig. 4. NTF and STF magnitude characteristics.

The digital pre-amplifier includes two major blocks: a sigmadelta modulator and a clock-frequency-controlled low-dropout regulator (LDO). Because the modulator consumes most of the power, the design of this modulator is a key issue. The digital pre-amplifier presented in this paper was designed for a dynamic range of over 80 dB at a 20 Hz to 20 kHz bandwidth. A fourth-order single-loop single-bit sigma-delta modulator and an oversampling ratio of 64 were chosen. The LDO with a built-in voltage reference generates all the supply and reference voltages, and supports a standby mode controlled by the clock frequency.

# 3. Circuit design

As in all sigma-delta modulator designs, a choice has to be made between a switched-capacitor (SC) integrator and a continuous-time (CT) integrator. SC circuits offer better stability and they are also less sensitive to circuit non-idealities<sup>[1]</sup>. CT integrators can be designed with a single-ended input and a high input impedance, while all SC circuits need a driver in front of the integrator to charge the sampling capacitors. Another advantage of the CT integrator is its lower noise bandwidth; so a better performance versus power ratio can be achieved<sup>[2]</sup>. The digital pre-amplifier is connected with the single-ended input of its first integrator to one plate of the electret microphone. The microphone with a high output impedance delivers a  $\mu$ V-level signal. Therefore, a mixed CT-SC single-loop single-bit sigma-delta modulator is the most convenient choice in this paper. The modulator architecture is shown in Fig. 3.

This architecture allows for a good control of the noise transfer function (NTF) as well as for a good control of the signal transfer function (STF) by using the feedback coefficients  $b_1, b_2, b_3$ , and  $b_4$ . No higher-order integrators is connected to the input of the modulator, leaving only the first integrator to load the electret microphone<sup>[2]</sup>.

The NTF and STF are designed using "The delta-sigma Toolbox" [12]. The input signal bandwidth is 20 kHz, the oversampling ratio (OSR) is 64, and the sample clock frequency is



Fig. 5. New first CT integrator.

2.56 MHz. The design results for mapping to Z-domain polynomials representing NTF(z) and STF(z) can be written as

$$NTF(z) = \frac{(z-1)^4}{(z^2 - 1.493z + 0.5647)(z^2 - 1.702z + 0.7871)},$$
  

$$STF(z) = \frac{0.0061418}{(z^2 - 1.493z + 0.5647)(z^2 - 1.702z + 0.7871)}.$$

The normalized coefficients of the modulator are summarized in Table 1.

Normalized magnitude characteristics of the NTF and the STF are shown in Fig. 4. The quantization noise can be transferred to high-frequency by the NTF and the designed flatness of the STF magnitude is better than 0.1 dB from DC to 20 kHz. The peak signal-to-noise-ratio (SNR) of this modulator is 82.1 dB.

Conventional SC integrators and CT integrators do not need a high input impedance because in most applications a signal buffer is already available in front of the sigma-delta modulator. In order to connect the modulator directly to an electret microphone having a high output impedance, the new first CT integrator shown in Fig. 5 has been designed.

The single-ended microphone signal IN (Fig. 5) is connected to the gate of the PMOS transistor M1. The usage of PMOS devices provides an input range of more than -200 mV, enough to accommodate the microphone signal. The transistor pair M1/M2 works as a voltage-to-current converter and has high input impedance.

In order to make M1 operate in the saturation region, Equations (1) and (2) must be satisfied.

$$V_{\rm DD} = V_{\rm DD} - V_{\rm S1} + V_{\rm SD1} + V_{\rm Rd},$$
 (1)

$$V_{\rm SG1} = V_{\rm S1} - V_{\rm IN} < V_{\rm SD1} + |V_{\rm TP}|, \qquad (2)$$

where  $V_{S1}$  is the M1 source voltage,  $V_{SD1}$  is the M1 sourcedrain voltage,  $V_{SG1}$  is the M1 source-gate voltage,  $V_{TP}$  is the p-channel transistor threshold voltage, and  $V_{Rd}$  is the  $R_d$  voltage. According to Eqs. (1) and (2), the input voltage of the microphone is given by

$$V_{\rm IN} = V_{\rm G1} > V_{\rm Rd} - |V_{\rm TP}|$$
. (3)



Fig. 6. Fully-differential folded-cascode amplifier.

If  $V_{\text{Rd}}$  is less than 200 mV and  $|V_{\text{TP}}| = 400$  mV, then the input transistors can still operate with the gates at 200 mV below ground.

Figure 6 shows a fully-differential PMOS input foldedcascode amplifier as used in the first CT integrator. The first advantage of this amplifier is that it has only one single nondominant pole. It is fairly easy to design and its frequency is very high. Therefore, the gain-bandwidth (GBW) can be quite high. The second important advantage is that the input transistors can operate at negative gate voltages.

A differential feedback current involving  $I_{\rm fb+}$  and  $I_{\rm fb-}$  is connected to the sources of M1 and M2, as seen in Fig. 5. The switches Ms are activated by the digital signals p1 and n1, directing the differential feedback current  $I_{\rm fb+}/I_{\rm fb-}$  from the source of M1 to the source of M2, and vice versa. The feedback current is integrated by the operational amplifier on the feedback capacitors  $C_{\rm f}$  in the same manner as the signal current.

For the actual circuit, we first design a fourth-order sigma-delta modulator with SC integrators and then replace the first SC integrator with a CT integrator. The feedback voltage of the SC integrator is replaced by feedback current of the CT integrator. The feedback current  $I_{\rm fb}$  can be calculated as

$$I_{\rm fb} = V_{\rm ref} C_{\rm S} f_{\rm CLK},\tag{4}$$

where  $V_{\text{ref}}$  is the reference voltage,  $C_{\text{s}}$  is the sample capacitor, and  $f_{\text{CLK}}$  is the clock frequency. Then single-ended-todifferential conversion takes place at the level of the first CT integrator, and the current source of the differential circuit is connected with  $R_{\text{S}}$  and  $I_{\text{fb}}$ .  $R_{\text{S}}$  controls the gain A of the modulator. The control "word" is written to the PGA control unit through the DATA and CLK pads, which makes it possible to set different  $R_{\text{S}}$  values, and thus a different gain of the modulator.

$$R_{\rm S} = \frac{1}{A f_{\rm CLK} C_{\rm S}} = \frac{V_{\rm ref}}{A I_{\rm fb}}.$$
 (5)

The higher-order integrators are fully-differential SC circuits, as shown in Fig. 7. They consist of sampling capacitors  $C_S$ , integrating capacitors  $C_i$  and an operational amplifier.

One advantage of the SC integrator is the decoupling of the input signal common-mode  $V_{\rm cmi}$  and the operational amplifier common-mode input  $V_{\rm cmo}$ <sup>[2]</sup>. The two values,  $V_{\rm cmi}$  and  $V_{\rm cmo}$ , are independently set.  $V_{\rm cmi}$  is tied to the middle of the supply voltage to take advantage of the rail-to-rail output capability of the previous integrator, while  $V_{\rm cmo}$  has a low value





Fig. 8. LDO controlled by a clock frequency.

falling inside the common-mode input range of the PMOSinput amplifier. Another advantage of the SC integrator is the good control of capacitor ratios. In a sigma-delta modulator, the better control of each path gain means that the decrease of the modulator performance due to coefficient variations can be minimized.

The LDO controlled by a clock frequency is a central control unit of the digital pre-amplifier. The LDO generates all the supply and reference voltages, and supports a standby mode controlled by the clock frequency<sup>[5]</sup>. The LDO consists of a bandgap reference, an error amplifier, a bypass component, a feedback circuit and a clock-frequency-controlled power gating. Figure 8 shows the LDO architecture.

The bandgap is a voltage reference, which must be welldefined and insensitive to process, temperature, power supply and load variations. The resolution of the digital pre-amplifier is limited by the precision of the bandgap reference voltage over the supply voltage and operating temperature ranges. The bandgap voltage reference is required to exhibit both high power supply rejection and a low temperature coefficient, and it is probably the most popular high performance voltage reference used in integrated circuits today<sup>[6]</sup>. Figure 9 shows a low voltage, low power CMOS bandgap voltage reference, which

Fig. 9. Low voltage, low power CMOS bandgap.



Fig. 10. Clock-frequency-controlled power gating.



Fig. 11. (a) Layout of the digital pre-amplifier; (b) Size of the digital pre-amplifier chip.

supports a voltage range from 0.9 to 3.6 V and a temperature range from -40 to 125 °C. The bandgap generates a 601.8 mV reference voltage, consumes 5.18  $\mu$ A current and delivers a reference voltage varying by less than 0.17% as a result of supply voltage, temperature and process changes.

Clock-frequency-controlled power gating, which is shown in Fig. 10, monitors the clock of the digital preamplifier. When the clock frequency is lower than the standby frequency, the power gating outputs a sleep signal, causing the digital pre-amplifier to enter the standby mode. Contrary, when the clock frequency exceeds the standby frequency, the power gating sends a wake-up signal, and the digital preamplifier enters the normal mode. Since the standby frequency is not very accurate, the design of the power gating can utilize a charge pump.

The output voltage of the charge pump is directly proportional to the clock frequency. Using this characteristic, we design a simple low-current charge pump. When the clock frequency reaches a certain level, the output voltage of the charge



Fig. 12. FFT spectrum with -26 dBFS 4.375 kHz input.



Fig. 14. Measured SNR and SNDR.

pump exceeds the threshold voltage of the inverter causing it to send the enable signal, En. Likewise, when the clock frequency is below the standby frequency, the signal En is disabled. In this way, we use the clock frequency to control the power supply.

# 4. Measurement results

The whole digital pre-amplifier was fabricated in a 0.18  $\mu$ m one-poly four-metal CMOS process. It dissipates about 540  $\mu$ W and uses a single 1.8 V supply. The chip area including I/O pads is approximately 0.96 mm<sup>2</sup>. The whole layout and product after tapeout are shown in Figs. 11(a) and 11(b).

Figure 12 shows a fast Fourier transformation (FFT) plot with a -26 dBFS 4.375 kHz input. The SNR is measured to be

Table 2. Performance summary.

|                                 | 2                   |  |
|---------------------------------|---------------------|--|
| Parameter                       | Value               |  |
| Dynamic range                   | 88 dB               |  |
| SNR                             | 75 dB               |  |
| Peak SNDR                       | 68 dB               |  |
| PSRR                            | -65 dBFS            |  |
| Equivalent input referred noise | $5 \mu \text{Vrms}$ |  |
| Power supply                    | 1.6–3.5 V           |  |
| Modulator power consumption     | $465 \mu W$         |  |
| LDO power consumption           | $35 \mu W$          |  |
| Bandgap power consumption       | $10 \mu W$          |  |
| Total power consumption         | $540\mu\mathrm{W}$  |  |
| Standby current                 | $< 10 \mu\text{A}$  |  |
| Clock freq.                     | 1–4 MHz             |  |

Table 3. Performance comparison.

| Ref.                    | [4]  | [1]  | [11]  | This work |
|-------------------------|------|------|-------|-----------|
| Tech (µm)               | 0.18 | 0.5  | 0.065 | 0.18      |
| $V_{\rm DD}$ (V)        | 1.8  | 2.2  | 1.5   | 1.8       |
| $f_{\rm B}~({\rm kHz})$ | 80   | 3.4  | 20    | 30        |
| Power ( $\mu$ W)        | 5000 | 200  | 2200  | 540       |
| Peak SNDR (dB)          | 76   | 70   | 77    | 68        |
| DR (dB)                 | 81   | 80   | 95    | 88        |
| FOM <sub>SNR</sub> (pJ) | 6.1  | 11.4 | 9.5   | 4.4       |
| FOM <sub>DR</sub> (pJ)  | 3.4  | 3.6  | 1.2   | 0.4       |

aboud 75 dB. Figure 13 shows the FFT plot with noise. Figure 14 shows the measured SNR and signal-to-noise-distortionratio (SNDR) for a 4.375 kHz input signal. A dynamic range (DR) of 88 dB is achieved in a 20 kHz signal bandwidth.

The results are summarized in Table 2. The figure of merit (FOM) of the converter is determined as

$$FOM_{SNR} = \frac{P}{2f_B 2^{(peakSNDR-1.76)/6.02}},$$
(6)

$$FOM_{DR} = \frac{P}{2f_B 2^{(DR-1.76)/6.02}},$$
(7)

where P,  $f_B$ , DR, peakSNDR, denote the power consumption, signal bandwidth, dynamic range (in dB) and peak SNDR (in dB), respectively.

Table 3 shows a performance comparison between different designs found in the literature and this work. The digital pre-amplifier of this work operates at a 30 kHz signal bandwidth with only 540  $\mu$ W power dissipation and achieves  $FOM_{SNR} = 4.4 \text{ pJ}$  and  $FOM_{DR} = 0.4 \text{ pJ}$ , which are small compared with other designs.

### 5. Conclusion

Measurement results show that the dynamic range performance of our digital pre-amplifier is 88 dB, the equivalent input referred noise is 5  $\mu$ Vrms, the power consumption is 540  $\mu$ W in normal mode, and the standby current is under 10  $\mu$ A. Due to its properties, our digital pre-amplifier is well suited for use in the new generation of advanced audio systems.

## References

- Van der Zwan E J, Dijkmans E C. A 0.2-mW CMOS ΣΔ modulator for speech coding with 80 dB dynamic range. IEEE J Solid-State Circuits, 1996, 31: 1873
- [2] Rabii S, Wooley B A. The design of low-voltage, low-power sigma-delta modulators. Boston: Kluwer Academic Publisher, 1999
- [3] Scherier R. An empirical study of high-order single-bit deltasigma modulators. IEEE Trans Circuits Syst II: Analog and Digital Signal Processing, 1993, 40(8): 461
- [4] Xu Donglin, Zhao Hui, Wang Zhaogang, et al. A 5 mW 1.8 V low over-sampling ratio ΣΔ modulator with 81 dB dynamic range. Chinese Journal of Semiconductors, 2004, 25(1): 12
- [5] Matsuzawa A. Low voltage mixed analog/digital circuit design for portable equipment. Symposium on VLSI Circuits Digest of Technical Papers, 1993: 49
- [6] Robert P. The design of band-gap reference circuits: trials and tribulations. IEEE Bipolar Circuits and Technology Meeting, 1990: 214
- [7] Cherry J, Snelgrove W M. Continuous- time delta-sigma modulators for high- speed A/D conversion. Kluwer Academic Publishers, 2000
- [8] Ortmanns M, Gerfers F, Manoli Y. On the synthesis of cascaded continuous-time ΣΔ modulators. IEEE International Symposium on Circuits and Systems, 2001, 5: 419
- [9] Adams R W. Design and implementation of an audio 18 b analog-to-digital converter using oversampling techniques. J Audio Eng Soc, 1986, 34(3): 2182
- [10] Tantawy R, Brauer E J. Performance evaluation of CMOS low drop-out voltage regulators. The 47th Midwest Symposium on Circuits and Systems, 2004, 1: I-141-4
- [11] Dorrer L, Kuttner F. A 2.2 mW continuous-time sigma-delta ADC for voice coding with 95 dB dynamic range in a 65 nm CMOS processing. Proc Eur Solid-State Circuits Conf, 2006: 195
- [12] Schreier R. The delta-sigma toolbox. Version 7.1. Dec 11, 2004