# **Design Issues for Cross-Coupled LC Oscillators**

Man Jiahan<sup>†</sup>, Zhao Kun, and Ye Qing

(Institute of Microelectronics, Chinese Academy of Sciences, Beijing 100029, China)

Abstract: This paper introduces design issues for cross-coupled LC oscillators. From a physical standpoint, the VCO topology, the amplitude of the tank, the noise source, the phase noise, and the Q factor of the tank are studied. According to these analyses, the design issues and constraints are presented. Finally, the simulation results of a cross-coupled LC oscillator are reported.

Key words: integrated LC VCO; on-chip spiral inductor; phase noiseEEACC: 1230BCLC number: TN402Document code: AArticle ID: 0253-4177(2006)\$0-0040-04

## **1** Introduction

The integrated LC voltage-controlled oscillator (VCO) is a common functional block in modern radio frequency communication systems and is used as a local oscillator to upconvert and downconvert a signal. Due to the ever-increasing demand for bandwidth, very stringent requirements are placed on the spectral purity of local oscillators. Much effort<sup>[1~3]</sup> has been made to improve the phase-noise performance of integrated LC VCOs. Despite of these endeavors, the design and optimization of integrated LC VCOs still pose many challenges to circuit designers.

Here we study LC oscillators from a physical standpoint. Several essential insights about the noise characteristics are provided. A specific oscillator topology is chosen as a design example, and design considerations are also presented.

## 2 Physical points of LC VCOs

In this section, we simply analyze the noise of an LC VCO and introduce a linear time-variant (LTV) phase-noise model.

## 2.1 LC VCO topology

The cross-coupled LC oscillator shown in Fig. 1 is selected as the object of our research. This topology has good properties. The full exploitation of the differential operation reduces undesirable common-mode effects. The amplitude of this structure is larger than that of the nMOSonly structure due to the pMOS pair. The rise and fall time symmetry is also incorporated to further reduce the 1/f noise upconversion. All these result in a better phase-noise performance for a given tail current.



Fig.1 Schematic of an LC VCO

### 2.2 Tank voltage amplitude

Figure 2 shows a model of a parallel LC oscillator in the steady state, where R is the resistor of the resonator and  $-R_a$  is the effective negative resistor of the active device. At the resonance frequency, the admittances of the L and C cancel, leaving R. The tank amplitude can be approximated as

$$V_{\text{tank}} \approx I_{\text{tail}} R$$
 (1)

<sup>†</sup> Corresponding author. Email: manjiahan@ime.ac.cn Received 11 October 2005, revised manuscript received 16 January 2006

According to Ref. [5], there are two operation modes, which are called the current-limit regime and the voltage-limit regime. Equation (1) is valid only in the current-limit regime where the amplitude is proportional to the tail current. When the oscillator enters the voltage-limit regime, the amplitude is limited to  $V_{\text{max}}$ .



Fig. 2 Parallel LC oscillator model

#### 2.3 Noise source

There are three noise sources: drain current noise, inductor noise, and varactor noise. They are given by

$$\frac{\overline{i}_{MOS}^2}{\Delta f} = 4kT\gamma g_{\text{active}}$$
(2)

$$\frac{i_{\rm ind}^2}{\Delta f} = 4kTg_{\rm L} \tag{3}$$

$$\frac{i_{\rm var}^2}{\Delta f} = 4kTg_{\rm var} \tag{4}$$

where  $\gamma$  is 2/3 and 2.5 for long- and short- channel transistors, respectively.

Considering the start-up condition and the worst-case condition, we can obtain

$$g_{\text{active}} \geqslant \alpha g_{\text{tank,max}}$$
 (5)

where  $\alpha$  is the minimum small-signal loop gain. To make sure that the circuit can oscillate, we should select a conservation value of 2.5 or larger. According to Eqs. (2)~(5), an inequality is given by

$$\frac{i_{\rm ind}^2/\Delta f + \overline{i_{\rm var}^2}/\Delta f}{\overline{i_{\rm MOS}^2}/\Delta f} < \frac{4kTg_{\rm tank,max}}{4kT\gamma g_{\rm active}} \leqslant \frac{1}{\gamma \alpha} \quad (6)$$

The inequality predicts that the four crosscoupled transistors contribute more than 84% of the circuit noise for short-channel transistors. Hence we can obtain

$$\frac{i_{n}^{2}}{\Delta f} \approx 4kT\gamma g_{\text{active}}$$
(7)

#### 2.4 Phase-noise analysis

According to the Hajimiri model<sup>[4]</sup>, we can obtain phase-noise of LC oscillators in the  $1/f^2$  region and phase-noise in the  $1/f^3$  region

$$L(\Delta\omega) = \frac{\Gamma_{\rm rms}^2}{q_{\rm max}^2} \times \frac{\overline{i_{\rm n}^2}/\Delta f}{2\Delta\omega^2}$$
(8)

$$L(\Delta\omega) = \frac{c_0^2}{q_{\max}^2} \times \frac{\overline{i_{n,1/f}^2}/\Delta f}{8\Delta\omega^2}$$
(9)

where  $\Gamma_{\rm rms}$  is the rms value of the impulse sensitivity function (ISF) associated with the noise source,  $q_{\rm max}$  is the maximum charge displacement across the capacitor,  $\overline{i_n^2}/\Delta f$  is the noise power spectral density due to transistor noise, inductor noise, and varactor noise, and  $\overline{i_{n,1/f}^2}/\Delta f$  is the noise power spectral density due to transistor flicker noise.

According to analysis of the LC oscillator model, we can obtain

$$q_{\max} = C_{\tan k} V_{\tan k} = \frac{I_{tail} Q_{tank}}{\omega_0}$$
(10)

Therefore, from Eqs. (7)  $\sim$  (10), we obtain the approximate relation

$$L(\Delta\omega) \propto \frac{1}{I_{\text{tail}}^2 Q_{\text{L}}^2} \times g_{\text{active}}$$
 (11)

As can be seen from Eq. (11), a larger tail current results in a better optimum phase noise. Hence the tail current should always be set to its maximum value allowed by other design constraints. Increasing the tank Q factor is another way to reduce phase noise.

### 2.5 Q factor of tank

As shown in Fig.2, R is the equivalent parallel resistor of the tank. In CMOS technology, the  $Q_L$  factor of the on-chip inductor is from 5 to 10, and the  $Q_C$  factor of the varactor is more than 20. Therefore, we obtain the approximation

$$R \approx \frac{\omega_0 L Q_{\rm L} Q_{\rm C}}{Q_{\rm L} + Q_{\rm C}} \tag{12}$$

Then, the Q factor of the tank is given by

$$Q_{\text{tank}} = \sqrt{\frac{R^2 C}{L}} = \frac{Q_{\text{L}} Q_{\text{C}}}{Q_{\text{L}} + Q_{\text{C}}}$$
(13)

Since

$$Q_{\rm C} \gg Q_{\rm L}, Q_{\rm tank} \approx Q_{\rm L}$$
 (14)

As can be seen from Eq. (14), increasing the Q factor of the inductor results in a larger Q factor of the tank. Thus the on-chip inductor must be designed carefully.

### **3** LC oscillator design

In section 2, the underlying physical factors were discussed. In this section, design issues for a cross-coupled LC oscillator are discussed. The design is based on 0.  $25\mu$ m 1P5M RF CMOS technology.

#### 3.1 Phase-noise and power

For a given supply voltage, a larger tail current results in a larger power dissipation. Although larger power dissipation means a better phase-noise, in most cases the power should be as small as possible. We must balance phase-noise and power dissipation.

Figure 3 shows the simulated LC oscillator phase-noise as a function of the tail current for 2.5V  $V_{\text{DD}}$ .



Fig. 3 Phase noise versus tail current

As can be seen from Fig. 3, when the tail current is small, the phase-noise improves markedly as the tail current increases. When the tail current is larger than a certain value, the phase-noise is almost constant. The simulated result is consistent with Eq. (11).

According to the above results, the best range of tail current, where the phase-noise and power dissipation are balanced well, is from 3 to 5mA. Considering the power dissipation, 4mA is selected as a good tradeoff in our design.

#### 3.2 On-chip spiral inductor

The on-chip spiral inductor is a critical component that determines the phase-noise of an LC oscillator. The Q factor of an on-chip spiral inductor should be as large as possible to increase the Q factor of the tank. Due to four mechanisms, which include the skin effect, eddy current, metal resistance, and substrate-induced loss, the Qfactor for a spiral inductor is typically below 10.

Considering the resistance and skin effect, the metal depth should be equal to the skin  $depth^{[6]}$ .

$$\delta_{\rm depth} = \sqrt{\frac{2}{\omega\mu_0\sigma}} \tag{15}$$

Here  $\sigma$  is the conductivity of the metal, and  $\mu_0$  is the permittivity in vacuum.

Considering the eddy current and substrateinduced loss, the dimension of the spiral inductor, including metal width, metal spacing, number of turns, and diameter, should be designed carefully and the inductor must remain hollow.

### 3.3 Varactor

In CMOS technology, there are two types of varactors: the pn junction varactor and the MOS varactor. The latter is more popular in LC oscillator design because of its large tuning range.

Constrained by the center frequency and frequency tuning range, the value of the varactor must satisfy these inequalities:

$$C_{\text{tank,min}} \leqslant \frac{1}{L_{\text{tank}} \omega_{\text{max}}^2} \tag{16}$$

$$C_{\text{tank},\max} \geqslant \frac{1}{L_{\text{tank}}\omega^2_{\min}}$$
 (17)

Here  $C_{tank}$  represents the equivalent parallel capacitance of the tank due to the varactors, load capacitances, and parasitic capacitances of the MOS transistors.

### 3.4 Dimensions of transistors

To satisfy the start-up conditions, the admittance of transistors must be large enough. However, large transistors have their drawbacks. For a given tail current, the larger the admittance of the transistor is, the smaller the output voltage swing is. If the output swing is too small, the next stage cannot work correctly. According to the model of transistors<sup>[7]</sup>, the flick noise is given by

$$\frac{\overline{i_{n,1/f}^2}}{\Delta f} = \frac{K}{C_{\text{ox}}WL} \times \frac{1}{\Delta f} g_{\text{MOS}}^2 \propto \frac{W}{L^3} \times \frac{1}{\Delta f} \quad (18)$$

A large  $g_{MOS}$  means that the cross-coupled transistors contribute more flick noise in the  $1/f^3$  region and more drain current noise in the  $1/f^2$  region. These result in another tradeoff in the LC oscillator design.

#### 3.5 Optimization phase noise

According to the above analyses, three design issues for optimizing phase noise are presented:

(1) Increasing the tail current can lower the phase-noise of an LC oscillator. Hence the tail

current should always be set to its maximum value allowed by the other design constraints.

(2) Increasing the Q factor of the on-chip spiral inductor can lower the phase-noise of an LC oscillator.

(3) Reducing the W of the transistors can lower the flick noise and drain current noise of the transistors. However, the start-up condition must be satisfied.

## 4 Conclusion

In this paper, issues in the design of LC oscillators have been presented. These issues include the following; designing an on-chip spiral inductor with a high Q factor; balancing the phase noise and power dissipation and selecting the value of the tail current; calculating the value of the varactor; and designing the dimensions of the transistors.

Using the methods mentioned above, a 2.4GHz cross-coupled LC oscillator is designed with 0.25 $\mu$ m 1P5M RF CMOS technology. Figure 4 shows the core layout of the LC oscillator. The simulation results are as follows. The phase noise is - 114.4dBc at 600kHz. The power dissipation is 10.5mW for a 2.5V supply. The tuning range is 6%.



Fig. 4 Layout of VCO core

## References

- [1] Craninckx J, Steyaert M. A 1.8-GHz low-phase-noise CMOS VCO using optimized hollow spiral inductors. IEEE J Solid-State Circuits, 1997, 32:736
- [2] Hung C, Kenneth K O. A packaged 1. 1-GHz CMOS VCO with phase noise of -126dBc/Hz at a 600-kHz offset. IEEE J Solid-State Circuits, 2000, 35:100
- [3] Berny A D, Niknejad A M, Meyer R G. A wideband low phase-noise CMOS VCO. IEEE Custom Integrated Circuits Conference, 2003;555
- [4] Hajimiri A, Lee T H. A general theory of phase noise in electrical oscillators. IEEE J Solid-State Circuits, 1998, 33, 179
- [5] Hajimiri A, Lee T H. Design issues in CMOS differential LC oscillators. IEEE J Solid-State Circuits, 1999, 34, 717
- [6] Dai L, Harjani R. Design of high-performance CMOS voltage-controlled oscillators. Kluwer Academic Publishers, 2003
- [7] Razavi B. Design of analog CMOS integrated circuit. McGraw-Hill Co,2001

## LC 振荡器的设计要点

满家汉<sup>†</sup>赵 坤 叶 青(中国科学院微电子研究所,北京 100029)

摘要: 主要介绍了 LC 振荡器的设计要点.从 LC 振荡器的模型出发,研究了 VCO 的电路结构、谐振回路对于输出 幅度的影响、VCO 的噪声源、VCO 的相位噪声以及谐振回路的 Q 值对于 VCO 的影响.给出了 LC 振荡器的设计 要点及设计中需要考虑的约束条件.

关键词:集成 LC VCO;片上螺旋电感;相位噪声
EEACC: 1230B
中图分类号: TN402 文献标识码: A 文章编号: 0253-4177(2006)S0-0040-04