## A gate-free MoS<sub>2</sub> phototransistor assisted by ferroelectrics Shuaiqin Wu<sup>1, 2</sup>, Guangjian Wu<sup>1</sup>, Xudong Wang<sup>1</sup>, Yan Chen<sup>1</sup>, Tie Lin<sup>1, 2</sup>, Hong Shen<sup>1, 2</sup>, Weida Hu<sup>1, 2, †</sup>, Xiangjian Meng<sup>1, 2</sup>, Jianlu Wang<sup>1, 2, †</sup>, and Junhao Chu<sup>1, 2</sup> <sup>1</sup>State Key Laboratory of Infrared Physics, Shanghai Institute of Technical Physics, Chinese Academy of Sciences, Shanghai 200083, China <sup>2</sup>University of Chinese Academy of Sciences, Beijing 100049, China **Abstract:** During the past decades, transition metal dichalcogenides (TMDs) have received special focus for their unique properties in photoelectric detection. As one important member of TMDs, $MoS_2$ has been made into photodetector purely or combined with other materials, such as graphene, ionic liquid, and ferroelectric materials. Here, we report a gate-free $MoS_2$ phototransistor combined with organic ferroelectric material poly(vinylidene fluoride-trifluoroethylene) (P(VDF-TrFE)). In this device, the remnant polarization field in P(VDF-TrFE) is obtained from the piezoelectric force microscope (PFM) probe with a positive or negative bias, which can turn the dipoles from disorder to be the same direction. Then, the $MoS_2$ channel can be maintained at an accumulated state with downward polarization field modulation and a depleted state with upward polarization field modulation. Moreover, the P(VDF-TrFE) segregates $MoS_2$ from oxygen and water molecules around surroundings, which enables a cleaner surface state. As a photodetector, an ultra-low dark current of $10^{-11}$ A, on/off ration of more than $10^4$ and a fast photoresponse time of $120 \ \mu s$ are achieved. This work provides a new method to make high-performance phototransistors assisted by the ferroelectric domain which can operate without a gate electrode and demonstrates great potential for ultra-low power consumption applications. **Key words:** TMDs; MoS<sub>2</sub> phototransistor; P(VDF-TrFE); PFM; ultra-low power consumption **Citation:** S Q Wu, G J Wu, X D Wang, Y Chen, T Lin, H Shen, W D Hu, X J Meng, J L Wang, and J H Chu, A gate-free MoS<sub>2</sub> phototransistor assisted by ferroelectrics[J]. *J. Semicond.*, 2019, 40(9), 092002. http://doi.org/10.1088/1674-4926/40/9/092002 ## **Supplementary information** The transfer curves of $MoS_2$ transistor show large hysteresis whenever in fresh state or in $P_{up}$ state. It has been reported that trapping states between semiconductor and substrate is the prior factor causing the observed hysteresis in $MoS_2$ transistor. Besides, the hysteresis would increase because of the photosensitivity of $MoS_2$ transistor when which is exposed to white illumination[1, 2]. ## References - [1] Late D J, Liu B, Matte H S S R, et al. Hysteresis in single-layer MoS<sub>2</sub> field effect transistors. ACS Nano, 2012, 6, 5635 - [2] Kaushik N, Mackenzie D M A, Thakar K, et al. Reversible hysteresis inversion in MoS<sub>2</sub> field effect transistors. npj 2D Mater Appl, 2017, 1,34 Fig. S1. (Color online) Polarizing the 50 nm-thick P(VDF-TrFE) film by PFM. (a) Voltage map. DC voltage was applied on P(VDF-TrFE) in a $10 \times 10 \, \mu m^2$ square shape in which a half part was applied $-15 \, V$ and the other half part was applied $+15 \, V$ . (b) Topography image, (c) amplitude image and (d) phase image were scanned in a $15 \times 15 \, \mu m^2$ square including the previous $10 \times 10 \, \mu m^2$ pattern in the middle place after polarization, scale bar is $2 \, \mu m$ . Fig. S2. (Color online) Ferroelectric hysteresis loop of a 50 nm-thick P(VDF-TrFE) capacitor. (a) The structure schemtic of the P(VDF-TrFE) capacitor sample. The top electrode is aluminum (Al, 20 nm) and the bottom electrode is Cr/Au (3/7 nm). (b) Ferroelectric hysteresis loop of P(VDF-TrFE) and the remnant polarization is about $10 \,\mu\text{C/cm}^2$ . Fig. S3. (Color online) Polarizing the P(VDF-TrFE) film covering the MoS<sub>2</sub>. (a) Optical image of an MoS<sub>2</sub> device covered by 50 nm-thick P(VDF-TrFE) film. (b) Pattern of the DC voltage applied on P(VDF-TrFE) film by PFM tip. (c) Topography image of the device. (d) 180° phase difference between two regions with upward and downward polarization, scale bar is 2.5 $\mu m.\,$ Fig. S4. (Color online) Transfer curves of MoS<sub>2</sub> transistor gated by SiO<sub>2</sub> backgate with before and after polarized P(VDF-TrFE) modulation.