Citation: |
Ye Mao, Zhou Yumei, Wu Bin, Jiang Jianhua. An optimized analog to digital converter for WLAN analog front end[J]. Journal of Semiconductors, 2012, 33(4): 045008. doi: 10.1088/1674-4926/33/4/045008
****
Ye M, Zhou Y M, Wu B, Jiang J H. An optimized analog to digital converter for WLAN analog front end[J]. J. Semicond., 2012, 33(4): 045008. doi: 10.1088/1674-4926/33/4/045008.
|
An optimized analog to digital converter for WLAN analog front end
DOI: 10.1088/1674-4926/33/4/045008
-
Abstract
A 10 bit 80 MSPS analog to digital converter optimized for WLAN analog front end is presented. In contrast to conventional 1.5 bit pipeline architecture, four optimized multi-bit multiply digital to analog converter stages are implemented. An on-chip low-noise reference buffer is proposed for SoC integration purposes, and a wide-bandwidth wide swing sample and hold amplifier is also presented for achieving a good dynamic range. The converter was fabricated in 0.18 μm 1P6M CMOS technology, and the core area occupies approximately 0.85 mm2. Measured results show that with an 11 MHz input signal, it provides a 9.4 bit effective number of bits and a 72 dBc spurious frequency dynamic range when sampled at 80 MHz.-
Keywords:
- WLAN
-
References
[1] [2] [3] [4] [5] [6] [7] [8] [9] [10] [11] [12] [13] [14] [15] [16] [17] -
Proportional views