Citation: |
Zhang Huajiang, Hu Kangmin, Hong Zhiliang. A Σ-Δ Fractional-N PLL Frequency Synthesizer with AFC for SRD Applications[J]. Journal of Semiconductors, 2008, 29(7): 1298-1304.
****
Zhang H J, Hu K M, Hong Z L. A Σ-Δ Fractional-N PLL Frequency Synthesizer with AFC for SRD Applications[J]. J. Semicond., 2008, 29(7): 1298.
|
A Σ-Δ Fractional-N PLL Frequency Synthesizer with AFC for SRD Applications
-
Abstract
A fractional-Nfrequency synthesizer for 433/868MHz SRD applications is implemented in a 0.35μm CMOS process.A wide-band VCO and an AFC are used to cover the desired bands.A 3bit third order sigma-delta modulator is adopted to reduce the out-band phase noise.The measurements show a VCO tuning range from 1.31 to 1.88GHz with AFC working correctly,an out-band phase noise of -139dBc/Hz at 3MHz offset frequency,and a fractional spur of less than -60dBc.The chip area is 1.5mm×1.2mm and the total current dissipation including LO buffers is 19mA from a single 3.0V supply voltage. -
References
-
Proportional views