Citation: |
Ge Yan, Jia Song, Ye Hongfei, Ji Lijiu. A Fast Acquisition PLL with Wide Tuning Range[J]. Journal of Semiconductors, 2007, 28(3): 365-371.
****
Ge Y, Jia S, Ye H F, Ji L J. A Fast Acquisition PLL with Wide Tuning Range[J]. Chin. J. Semicond., 2007, 28(3): 365.
|
A Fast Acquisition PLL with Wide Tuning Range
-
Abstract
We present a design for an adaptive gain phase-locked loop (PLL) that features fast acquisition,low jitter,and wide tuning range.A dual-edge-triggered phase frequency detector (PFD) and a self-regulated voltage controlled oscillator (VCO) are employed in this design to realize the aforementioned properties.Measured results show that the experimental chip,implemented in a standard 0.5μm 5V CMOS logic process,has an acquisition time of about 150ns at 37% frequency variation and an output RMS jitter of 39ps at 640MHz.-
Keywords:
- PLL,
- fast acquisition,
- low jitter,
- wide tuning range
-
References
-
Proportional views